Clock distribution network utilizing local deskewing clock...

Pulse or digital communications – Synchronizers – Network synchronizing more than two stations

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C375S371000, C375S376000

Reexamination Certificate

active

06229861

ABSTRACT:

FIELD OF THE INVENTION
The present invention pertains to the field of very large scale integrated circuits fabricated on a single semiconductor die. More particularly, the invention relates to distribution of clock signals across a very large scale integrated circuit such as a microprocessor.
BACKGROUND OF THE INVENTION
Very large integrated circuits often operate synchronous to a clocking signal which acts as a timing reference. A great variety of devices operate in this manner. Perhaps most notable within this class of circuits are microprocessors and other data processing devices which can operate at frequencies up to 100 MHz. Future generations of processors are expected to approach astonishing speeds, e.g., 500 MHz to greater than 1 GHz.
In such circuits there is a need to couple the clocking signal to each of the functional blocks distributed about the semiconductor chip. This means that integrated circuits operating synchronously, such as a microprocessor, have a need for a network that distributes the clock signal across the chip. In a typical microprocessor, for example, the clock signal is often generated internal to the chip from an external signal that provides a reference frequency input. The external clock signal is commonly derived from a crystal resonator circuit. The internally generated reference clock signal is then coupled to the various functional units or logic clusters of the microprocessor. Synchronous logic functions obviously imply the need for some sort of clock distribution network.
As operating frequencies for very large integrated circuits such as microprocessors increase, the problem of how to effectively synthesize the clock signal across the chip becomes more difficult to solve. The reason is because a normal clock signal distribution network introduces different delays to the clock signal (i.e., clock skew) in different branches of the network. The factors causing clock skew include electromagnetic propagation delays (RCL), buffer delays in the distribution network, and resistive-capacitive (RC) delays associated with the various distribution lines which make up the entire distribution network. In addition, clock skew can vary across the surface of the semiconductor die due to variations in the manufacturing process, temperature gradients, power supply variations and differing load capacitance.
To give a better idea of the monumental task facing circuit designers and computer architects, future generations of microprocessors are targeted to operate at frequencies of 500 MHz and greater. At these extraordinary frequencies, the clock signal must still be coupled to more than ten million transistors distributed about a semiconductor die having an area of approximately 650 mils
2
.
One of the major difficulties distributing a high-speed clock signal globally across a spacially huge microprocessor chip is the problem of logic gate loading. In the past, various techniques have been proposed to eliminate clock skew within a clock signal distribution network. These approaches have generally included the use of a chain of isolation buffers that try to drive the load capacitance of the logic gates without delay. The prior art includes numerous examples of different clock distribution networks designed to achieve low clock skew across a large chip. For example, U.S. Pat. Nos. 5,289,866; 5,307,381; 5,339,253; 5,361,277; 5,376,842; 5,397,943; and 5,398,262 describe clock distribution networks and circuitry all sharing the common goal of reduced clock skew in a very large scale integrated circuit such as microprocessor.
As will be seen, the present invention provides a method and apparatus for clock signal distribution that is ideally-suited for a high-performance, high-frequency data processing device. The invention enables a high-frequency clock (e.g., 500 MHz or higher) to be distributed in a high-performance circuit such as a microprocessor with a minimum amount of skew relative to a global system clock. The invention also minimizes the amount of skew variability in the clock distribution network arising from die interconnect resistance, interconnect capacitance, interconnect inductance and transistor parameter variability across the die. Furthermore, the invention reduces sources of phase jitter at the clock distribution end points.
SUMMARY OF THE INVENTION
The subject matter of the present invention is a clock signal distribution network for a high-speed integrated circuit (IC) such as a microprocessor. The invention minimizes clock skew and equalizes loading to functional units or clusters of logic disposed around the chip. The invention also eliminates clock buffer delay so that localized logic signals within a unit or cluster can operate with temporal proximity (i.e., timing margin).
In one embodiment, the invention includes a clock synthesizer coupled to receive an externally generated clock signal. The clock synthesizer deskews the external clock to generate an internal clock signal. This internal clock signal is then distributed about the semiconductor die by a “tree” of conductive traces or lines. The conductivity tree comprises a root node and a plurality of branch interconnects. The root node of the conductivity tree is coupled to the clock synthesizer, and the plurality of branch interconnects are distributed about the integrated circuit. Each of the branch interconnects has a characteristic impedance that is substantially matched to one another.
The invention further includes a plurality of local deskewing clock generators distributed about the chip. Each local deskewing clock generator is coupled to a corresponding branch interconnect of the conductivity tree and functions as a zero-delay buffer for generating a local clock signal from the internal global clock signal. The local clock signal drives a portion of the functional units and cluster logic circuitry of the integrated circuit that is proximal to the local deskewing clock generator.


REFERENCES:
patent: 5059818 (1991-10-01), Witt et al.
patent: 5298866 (1994-03-01), Kaplinsky
patent: 5307381 (1994-04-01), Ahuja
patent: 5339253 (1994-08-01), Carrig et al.
patent: 5361277 (1994-11-01), Grover
patent: 5376842 (1994-12-01), Honoa et al.
patent: 5397943 (1995-03-01), West et al.
patent: 5398262 (1995-03-01), Ahuja
patent: 5570054 (1996-10-01), Takla

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clock distribution network utilizing local deskewing clock... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clock distribution network utilizing local deskewing clock..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock distribution network utilizing local deskewing clock... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2560115

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.