Active solid-state devices (e.g. – transistors – solid-state diode – Housing or package – With contact or lead
Reexamination Certificate
2005-12-06
2005-12-06
Flynn, Nathan J. (Department: 2826)
Active solid-state devices (e.g., transistors, solid-state diode
Housing or package
With contact or lead
C257S207000, C257S666000
Reexamination Certificate
active
06972484
ABSTRACT:
An integrated circuit (IC) chip, mounted on a leadframe, has a network of power distribution lines deposited on the surface of the chip so that these lines are located over active components of the IC, connected vertically by metal-filled vias to selected active components below the lines, and also by conductors to segments of the leadframe.The network relocates most of the conventional power distribution interconnections from the circuit level to the newly created surface network, thus saving substantial amounts of silicon real estate and permitting shrinkage of the IC area.The network is electrically connected to selected active components by metal-filled vias; since these vias can easily be redesigned to other locations, IC designers gain a new degree of design freedom.The network relocates most of the bond pads dedicated to power supply from the conventional alignment along the chip periphery onto the newly created bondable lines, saving substantial additional amounts of silicon real estate, and freeing the bonding machines from their extremely tight connector placement and attachment rules to much more relaxed bonding programs.The network is deposited and patterned in wafer processing as a sequence of metal layers specifically suited for providing power current and electrical ground potential. The network has attachable outermost metal surface and is laid out so that network portions form pads convenient for attaching balls of bonding wires or solder.
REFERENCES:
patent: 5468993 (1995-11-01), Tani
patent: 5751065 (1998-05-01), Chittipeddi et al.
patent: 5965903 (1999-10-01), Chittipeddi et al.
patent: 5973554 (1999-10-01), Yamasaki et al.
patent: 5986343 (1999-11-01), Chittipeddi et al.
patent: 6033937 (2000-03-01), Manteghi
Wolf et al., Silicon Processing for the VLSI Era, Lattice Press, vol. 1, pp. 857-858.
Wolf et al., Silicon Processing for the VLSI Era, 2000, vol. I, Lattice Press, 716-727 & 791-795.
Andújar Leonardo
Brady III Wade James
Flynn Nathan J.
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
Circuit structure integrating the power distribution... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Circuit structure integrating the power distribution..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit structure integrating the power distribution... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3482532