Circuit architectures and methods for A/D conversion

Coded data generation or conversion – Analog to or from digital conversion – Analog to digital conversion

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C341S158000, C341S157000

Reexamination Certificate

active

06661365

ABSTRACT:

BACKGROUND OF THE INVENTION
Certain flash Analog-to-Digital (A/D) converters are capable of converting an analog input directly into a digital output in a single clock cycle. Such devices are therefore advantageously used in applications requiring high speed A/D conversions. Unfortunately, the resolution of flash A/D converter circuits tends to be limited compared to pipelined, cyclic, or over-sampled A/D converter circuits, which typically provide more accurate A/D conversions.
Internally, flash A/D converters often employ a string of voltage or current references followed by appropriate gain elements (voltage or current amplifiers) to amplify the difference between an applied analog input voltage and each of multiple reference voltages. Outputs of the gain elements are typically coupled to a string of comparator circuits that produce a digital output representative of the applied analog input voltage. One drawback, therefore, of flash A/D devices is the complex circuitry that is often necessary to implement high speed designs.
SUMMARY OF THE INVENTION
One aspect of the present invention is directed towards providing more desirable A/D converter circuits and methods than taught in the prior art.
In an illustrative embodiment, an array of transistor circuits is fabricated so that each transistor circuit in an array of transistor circuits has a switching threshold determined by intrinsic switching thresholds of at least one sensing transistor in a corresponding transistor circuit. The sensing transistors in a set of transistor circuits of the array can be fabricated to have common physical dimensions even though corresponding intrinsic switching thresholds of the transistor circuits can vary. Consequently, an A/D converter device can be fabricated by coupling an encoder to the output of the array of transistor circuits having unique switching thresholds.
In another embodiment of the present invention, an array of transistor circuits can include sensing transistors that have intrinsic switching thresholds that change depending on an applied reference voltage. More specifically, a switching threshold of the sensing transistors can be changed by setting respective bias voltages associated with corresponding transistor circuits. The sensing transistors need not be of a common physical dimension.
A gradient bias voltage can be produced by applying one or multiple reference voltages at contact points on a substrate so that different well biasvoltages are produced along the length of the substrate. Accordingly, an input voltage can be applied to an array of transistor circuits having different switching thresholds to produce a digital output that varies depending on the input voltage. The digital output of the transistor circuits can be decoded to determine the value of an analog input.
As mentioned, a set of transistor circuits in an array can be fabricated to have common physical dimensions. In one application, all of the sensing transistors in the array of transistor circuits have common physical dimensions. For example, each sensing transistor in the array can be fabricated so they are substantially the same size with each other even though corresponding intrinsic thresholds of the circuits vary.
A transistor circuit can include a complementary pair of transistors to form a functional electronic device. For example, a transistor circuit can include a pair of transistors fabricated using CMOS (Complementary Metal Oxide Semiconductor) technology. More specifically, a p-type FET (Field Effect Transistor) and n-type FET can be fabricated into an inverter or buffer circuit whose intrinsic switching threshold depends on an applied well biasvoltage. Other suitable technology can be used in lieu of CMOS fabrication techniques according to the principles of the present invention. Also, the array of transistor circuits is not limited to an array of inverters or buffers.
An array of transistor circuits can be fabricated in a semiconductor substrate including n-well and p-well regions. More specifically, an n-FET device can be fabricated in a p-well substrate while a complementary p-FET device can be fabricated in an n-well substrate. As mentioned, the combination of n-FET and p-FET devices can produce an inverter circuit whose output depends on an applied input voltage and a corresponding applied well biasvoltage.
An array of transistor circuits can be fabricated along a length of complementary p-type and n-type substrates. To vary the switching threshold of the transistor circuits such as inverters, a first reference voltage can be applied to one contact point of a substrate while a second reference can be applied to another contact point on the substrate. Consequently, a gradient voltage can be produced along a length of a substrate and, thus, well biasvoltages applied to transistor circuits formed in the substrate can vary along its length.
When the well biasvoltages applied to the transistor circuits varies depending on a position of the transistor circuit along the substrate, the switching thresholds of transistor circuits also varies along a length of the substrate. Thus, for a range of potential input voltages, a digital output of the array can be unique. In other words, a change in the input voltage can cause certain transistor circuits to change a state of their output. Thus, a user can determine a value of an input voltage based on the output of the array of transistor circuits.
In another embodiment, a switching threshold of each transistor circuit in an array of transistor circuits can be substantially similar so that at least a set of the multiple transistor circuits have a common switching threshold. More specifically, unique bias voltages are not necessarily applied to each and every transistor circuit in an array of transistor circuits.
Outputs of a tapped delay line can be coupled to inputs of the transistor circuits having a common switching threshold to produce an A/D device. In a specific application, each output tap of the tapped delay line includes a resistor-capacitor pair that is coupled to a corresponding transistor circuit. An input voltage is applied to one end of the tapped delay line so that the input voltage is minimally delayed at a near end of the tapped delay line while the input voltage is maximally delayed at the end of the delay line. Depending on a time when outputs of the transistor circuit changes state, a value of an input voltage applied to the tapped delay line can be determined.
Initially, the capacitors in the tapped delay line can be shorted to ground. Thereafter, an input voltage can be applied to the input of the tapped delay line. Depending on the level of the input voltage, certain outputs of the transistor circuits will trip to an opposite state at a predetermined time following application of the input voltage. A latch can be used to store a state of the output of the transistor circuits.
An array of transistor circuits can be calibrated by applying a known input voltage from a voltage source such as a DAC (Digital-to Analog converter) to the array of transistor circuits and determining an output bit sequence produced by the array of transistor circuits. The bit sequence can include a transition region of bits that correlate to the value of a particular input voltage.
The previously discussed aspects of the present invention are advantageous over the prior art. Specifically, an A/D converter device manufactured according to the principles of the present invention can be fabricated from an array of transistor circuits having at least some common physical dimensions. For instance, a sensing transistor of each transistor can be fabricated using common widths and lengths in a CMOS implementation. This aspect of the present invention alleviates the need to painstakingly change device settings to produce multiple uniquely sized transistor circuits to vary inherent switching thresholds of the transistor circuits. Further, any variation across the array are readily overcome through calibration. Circuitry of the A/D converter device according to the

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuit architectures and methods for A/D conversion does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuit architectures and methods for A/D conversion, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit architectures and methods for A/D conversion will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3175722

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.