Electricity: measuring and testing – Fault detecting in electric circuits and of electric components – Of individual circuit component or element
Reexamination Certificate
2000-03-15
2002-05-07
Nguyen, Vinh P. (Department: 2829)
Electricity: measuring and testing
Fault detecting in electric circuits and of electric components
Of individual circuit component or element
C324S755090
Reexamination Certificate
active
06384618
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to the testing of integrated circuits, and in particular, to the electrical characterization of a chip scale package.
DESCRIPTION OF RELATED ART
Electrical components utilizing integrated circuit chips are used in a number of applications. Controlled Collapsed Chip Connection is an interconnect technology developed as an alternative to wire bonding. This technology is generally known as C
4
technology, or flip chip packaging. Broadly stated, one or more integrated circuit chips are mounted above a single or multiple layer substrate and pads on the chip are electrically connected to corresponding pads on a substrate by a plurality of electrical connections, such as solder bumps. The integrated circuit chips may be assembled in an array such as a 10×10 array. A substrate is then electrically connected to another electronic device such as a circuit board with the total package being used in an electronic device such as a computer.
It is desirable to perform an electrical characterization of an integrated circuit by measuring inductance (L), capacitance (C), and resistance (R) at electrical contacts of the integrated circuit. This has presented a problem, however, when measuring these parameters for a “chip scale package”. Semiconductor dice, or chips, are typically individually packaged for use in plastic or ceramic packages. This is sometimes referred to as the first level of packaging. The package is required to support, protect, and dissipate heat from the die and to provide a lead system for power and signal distribution to the die. The package is also useful for performing burn-in and functionality testing of the die.
One type of semiconductor package is referred to as a “chip scale package”. Chip scale packages are also referred to as “chip size packages”, and the dice are referred to as being, “minimally packaged”. Chip scale packages can be fabricated in “uncased” or “cased” configurations. Uncased chip scale packages have a footprint that is about the same as an unpackaged die. Cased chip scale packages have a peripheral outline that is slightly larger than an unpackaged die. For example, a footprint for a typical cased chip scale package can be about 1.2 times the size of the die contained within the package.
Typically, a chip scale package includes a substrate bonded to the face of the die. The substrate includes the external contacts for making outside electrical connections to the chip scale package. The substrate for a chip scale package can comprise flexible material, such as a polymer tape, or a rigid material, such as silicon, ceramic, or glass. The external contacts for one type of chip scale package includes solder balls arranged in a dense array, such as a ball grid array “BGA,” or a fine ball grid array “FBGA.” These dense arrays permit a high input/output capability for the chip scale package. For example, a FBGA on a chip scale package can include several hundred solder balls.
In order to test the electrical characteristics of the integrated circuit, test probes are used to contact individual solder balls. Performing precise measurements of the electrical characteristics on a chip scale package is very difficult, however, due to the dimensions. It is hard to isolate a single solder ball or other electrical contact, while grounding the remainder of the solder balls. Hence, isolation and testing of a single, selected solder ball of an integrated circuit has proven to be a difficult task.
SUMMARY OF THE INVENTION
There is a need for a test fixture that is able to isolate a single electrical contact (e.g., solder ball) on a chip scale package, while grounding all of the remaining solder balls on the chip scale package. Such a test fixture permits proper isolation of the solder ball under test for determining electrical characteristics at the solder ball.
These and other needs are met by embodiments of the present invention which provide a test fixture for holding, for electrical characteristic testing, an integrated circuit chip having a plurality of electrical contacts. The test fixture comprises a base, an isolation plate, and a holding device configured to hold the isolation plate against the base with an integrated circuit under test between the base and the isolation plate, wherein the isolation plate is a flat plate with a bottom surface configured to contact and ground all of the plurality of electrical contacts of the integrated circuit under test except for a selected subset of the electrical contacts. The isolation plate includes at least one hole extending through the isolation plate. The hole exposes the selected subset of the electrical contacts, and has a sidewall angled at a non-perpendicular angle from the horizontal plane of the isolation plate.
One of the advantages of the present invention is the increased access provided by the angled sidewall for needle probes to land on the electrical contacts that are to be tested. The hole can be readily formed in an isolation plate, by a milling or boring of the plate to produce the angled sidewall. This configuration allows a fixed compliant probe, such as those manufactured by Cascade Microwave, Inc., of Beaverton Oregon, to securely land on the contact within the hole, as well as on the grounded top surface of the isolation plate. This produces more reliable testing of a chip scale package.
The foregoing and other features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
REFERENCES:
patent: 4668041 (1987-05-01), La Komski et al.
patent: 5929649 (1999-07-01), Cramer
patent: 5959462 (1999-09-01), Lum
Do Nhon T.
Pursel John W.
Vu John
Advanced Micro Devices , Inc.
Nguyen Vinh P.
LandOfFree
Chip scale electrical test fixture with isolation plate... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Chip scale electrical test fixture with isolation plate..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip scale electrical test fixture with isolation plate... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2863594