Charge pump circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06191642

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
This invention relates to voltage generation circuits, and more particularly, to a charge pump circuit suitable for use in flash memories which can be used for very low voltage operation.
BACKGROUND OF THE INVENTION
A flash memory is a type of nonvolatile memory cell that is electrically reprogrammable. Typically, the memory cells are arranged in an array of rows and columns. These memory cells typically include floating gate transistors. These transistors can be programmed or erased by applying voltage between a control electrode and the drain, source or substrate. The voltage applied during programming (V
p
) or erasing (V
e
) is a “high” voltage, higher than the input voltage, or V
cc
, necessitating a charge pump to pump the voltage from V
cc
to V
p
or V
e
.
The charge pump increases a small input voltage (for example, V
cc
) into the larger voltages that are passed to the word lines and bit lines of semiconductor devices. These voltages affect the writing or erasing of data to and from the memory device. The charge pump usually includes a number of serially-connected pump stages that are driven by two non-overlapping clock signals. The serially-connected pump stages multiply the amplitude of the clock signals. The actual voltage obtained at the charge pump output terminal depends upon the number of pump stages, the clock frequency, and on the charge transfer efficiency of each pump stage.
Currently, charge pumps are constructed using several bootstrap capacitors having the same size capacitance (C) at each respective node of the charge pump. A bootstrap capacitor is simply a capacitor connected to each respective node of a charge pump.
As the input voltage V
cc
decreases, due to the flash memory being used in low voltage environments, such as battery operation, the number of stages necessary to generate the same high output voltages also increases. Typically, the voltage required to program or erase a flash memory array is in the range of about 10 volts.
FIG. 1
shows a conventional prior art charge pump
1
. The prior art charge pump
1
consists of n stages, each stage is comprised of a diode means
2
and a capacitor
3
. Typically, the diode means
2
is a field effect transistor
2
with the gate terminal connected to a source/drain terminal causing the FET to act as a diode, and the capacitor
3
is coupled to the source/drain terminal of the field effect transistor
2
.
This capacitor
3
stores a charge V
cc
−V
Th
at each successive stage, thereby increasing the voltage potential by V
cc
−V
Th
at each successive stage. Thus, the current, I, across one stage n of the charge pump
1
is proportional to n(V
cc
−V
Th
), where V
Th
is the threshold voltage of the transistor
2
and n is the number of stages. Thus, at each stage, the voltage is pumped up proportional to n(V
cc
−V
Th
). However, in this prior art charge pump
1
, reverse current flow is not prevented since adjacent transistors
2
are not switched OFF.
Thus, a drawback to prior art charge pumps is that as the number of stages increases, the power required to drive the charge pump also increases due to the increased number of capacitors in the charge pump and the reverse current flow. There is a need to reduce the size of these power supplies, by designing a more sophisticated charge pump which operates at a lower voltage than previous charge pumps, thereby reducing the amount of power needed to drive the device.
It is therefore desirable to provide a pump voltage circuit which can be used for very low voltage operation.
SUMMARY OF THE INVENTION
A charge pump circuit is provided which includes a plurality of successively coupled charge pump stages. Each of these successively coupled charge pump stages receives at least one input signal and at least one clock input signal, and in accordance therewith, generates at least one output signal. Significantly, at least one output signal of a prior adjacent charge pump stage is substantially equal to at least one input signal of a next adjacent charge pump stage, so that the prior adjacent charge pump stage will be effectively shut off, so that reverse current flow can be prevented through the charge pump circuit.
For example, the gate of transistor
110
a
is bootstrapped to avoid a threshold voltage drop V
t
between input/output stages A and C. Therefore, the output current and voltage depend on V
cc
and not on V
cc
−V
t
.
Additionally, the main capacitor
100
a
(referred to as the charge pump capacitor
100
a
) is utilized in stage n to precharge the capacitor
100
b
(referred to as the bootstrap capacitor
100
b
) at stage n+1 through transistor
100
b
thereby effectively negating the threshold voltage drop V
t
between input/output stages A and D. Therefore, the precharge depends on V
cc
and not on V
cc
−V
t
.
Moreover, different clock phases are not necessary for the charge pump capacitor
100
a
and the gate terminals of transistors
110
a
and
110
b
. Therefore, the charge pump can operate at a very high frequency.


REFERENCES:
patent: 5140182 (1992-08-01), Ichimura

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Charge pump circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Charge pump circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Charge pump circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2589878

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.