Patent
1994-03-25
1996-02-27
Beausoliel, Jr., Robert W.
3951851, 39518506, G06F 1100
Patent
active
054955793
ABSTRACT:
In order to validate data manipulation results in a CPU which incorporates duplicate basic processing units or integrity, which BPUs are typically each implemented on a single VLSI circuit chip, and which is capable of performing single and double precision data manipulation to obtain first and second data manipulation results, which should be identical, and a cache unit for receiving data manipulation results from both BPUs and for transferring specified information words simultaneously to both BPUs upon request. These operations are controlled by cache interface control signals identically generated in each BPU. In each BPU, the control signals are arranged into first and second groups which are nominally identical. The first control signal group is transmitted to the cache unit from one BPU while the second control group is transmitted to the cache unit from the other BPU. In each BPU, parity is generated for each control group separately. Parity for the group sent to the cache unit by each BPU is included with the control signal information for checking in the cache unit. Parity for the group not sent to the cache unit by each BPU is transmitted to the other BPU and checked against the locally generated parity for that group. In the event of a parity miscompare sensed in either BPU or a parity error sensed in the cache unit, an error signal is issued to institute appropriate remedial action.
REFERENCES:
patent: 3938083 (1976-02-01), Stansfield
patent: 4358823 (1982-11-01), McDonald et al.
patent: 4773072 (1988-09-01), Fennel
patent: 4853932 (1989-08-01), Nitschke et al.
patent: 5095458 (1992-03-01), Sato
patent: 5136595 (1992-08-01), Kimura
patent: 5195101 (1993-03-01), Guenthner et al.
patent: 5220662 (1993-06-01), Lipton
patent: 5231640 (1993-07-01), Hanson et al.
patent: 5249187 (1993-09-01), Bruckert et al.
patent: 5263034 (1993-11-01), Guenthner et al.
patent: 5271023 (1993-12-01), Norman
patent: 5276862 (1994-01-01), McCulley et al.
Boothroyd Donald C.
Lange Ronald E.
Shelly William A.
Beausoliel, Jr. Robert W.
Bull HN Information Systems Inc.
Palys Joseph E.
Phillips J. H.
Solakian J. S.
LandOfFree
Central processor with duplicate basic processing units employin does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Central processor with duplicate basic processing units employin, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Central processor with duplicate basic processing units employin will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1685665