Capacitor having first and second protective films

Electricity: electrical systems and devices – Electrostatic capacitors – Fixed capacitor

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C361S303000

Reexamination Certificate

active

06295195

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates to a capacitor and a method of forming the same, and more particularly to a capacitor in a semiconductor memory device and a method of forming the same.
A ferroelectric memory has a capacitor utilizing a semiconductor in combination with a ferroelectric, for example, Pb(Zr
1−x
, Ti
x
)O
3
hereinafter referred to as a “PZT”, wherein a remanence of the ferroelectric is utilized to store “1” and “0”.
FIG. 1
is a diagram illustrative of a variation in polarization of the ferroelectric versus an applied bias to the ferroelectric of the ferroelectric capacitor. Once a positive bias is applied to the ferroelectric, then the bias becomes zero, whereby the polarization does not become zero and a positive remanence Pr remains. Once a negative bias is applied to the ferroelectric, then the bias becomes zero, whereby the polarization does not become zero and a negative remanence −Pr remains. The positive and negative remanences are detected to judge “1” and “0” as binary digit data. After a power is discontinued, the informations of “1” and “0” remain, for which reason a non-volatile memory can be realized. In this memory, the ferroelectric capacitor and a silicon LSI are formed on the same substrate, wherein both the ferroelectric capacitor and the silicon LSI are required to show sufficiently high performances. In the manufacturing processes, the capacitor is covered by a barrier layer such as a silicon nitride barrier layer to prevent a reduction of the ferroelectric in a hydrogen atmosphere for the silicon LIS process after the ferroelectric capacitor is shaped by a dry etching. Particularly, a hydrogen anneal process is important for reducing the interface state density of the MOS transistors after aluminum interconnections have been formed.
In Japanese patent applications Nos. 7-111318 and 9-049526, the ferroelectric capacitors and methods of forming the same are disclosed.
FIGS. 2A through 2M
are fragmentary cross sectional elevation views illustrative of a conventional method of forming ferroelectric capacitors in a semiconductor memory device.
With reference to
FIG. 2A
, a bottom electrode layer
2
comprising laminations of a Pt layer and a Ti layer is laminated on a BPSG base oxide layer
1
. A PZT ferroelectric layer
3
is laminated on the bottom electrode layer
2
. A Pt top electrode layer
4
is laminated on the PZT ferroelectric layer
3
.
With reference to
FIG. 2B
, a first photo-resist pattern
6
is selectively formed on the Pt top electrode layer
4
.
With reference to
FIG. 2C
, a first dry etching is carried out by use of the first photo-resist pattern
6
to selectively etch the laminations of the PZT ferroelectric layer
3
and the Pt top electrode layer
4
. As a reaction gas, a mixture gas of a Cl
2
and Ar is used to selectively etch the Pt top electrode layer
4
. As a reaction gas, a mixture gas of a CF
4
and Ar is used to selectively etch the PZT ferroelectric layer
3
, whereby the top electrode is formed.
With reference to
FIG. 2D
, the used first photo-resist pattern
6
is removed.
With reference to
FIG. 2E
, a second photo-resist pattern
8
is formed which covers the top electrode comprising the PZT ferroelectric layer
3
and the Pt top electrode layer
4
and also covers a peripheral region of the top electrode.
With reference to
FIG. 2F
, a second dry etching is carried out by use of the second photo-resist pattern
8
to selectively etch the bottom electrode layer
2
. As a reaction gas, a mixture gas of a Cl
2
and Ar is used to selectively etch the bottom electrode layer
2
. The bottom electrode is formed.
With reference to
FIG. 2G
, the second photo-resist pattern
8
is removed, whereby the ferroelectric capacitor is shaped on the base layer
1
.
With reference to
FIG. 2H
, a silicon nitride hydrogen barrier layer
12
is entirely deposited to cover the ferroelectric capacitor.
With reference to
FIG. 2I
, a third photo-resist pattern
9
is formed on the silicon nitride hydrogen barrier layer
12
.
With reference to
FIG. 2J
, a third dry etching is carried out by use of the third photo-resist pattern
9
to form an opening in the silicon nitride hydrogen barrier layer
12
, so that the opening is positioned over the top electrode
4
of the ferroelectric capacitor.
With reference to
FIG. 2K
, the third photo-resist pattern
9
is removed.
With reference to
FIG. 2L
, a heat treatment is carried out in an oxygen atmosphere to recover the damage of the PZT ferroelectric layer
3
, wherein the PZT ferroelectric layer
3
has received the damage in the process of forming the silicon nitride hydrogen barrier layer
12
.
With reference to
FIG. 2M
, a capacitor cover layer
10
is entirely formed which covers the top of the top electrode
4
of the ferroelectric capacitor and the silicon nitride hydrogen barrier layer
12
.
In the above processes, after the top electrode and the bottom electrode are formed by the dry etchings using the photo-resist patterns as masks, the hydrogen barrier layer is entirely formed.
After the capacitor cover layer
10
has been formed, aluminum interconnection layers are formed and a hydrogen anneal is carried out.
The above conventional processes have the following problems. The photo-resist films are used as the masks for dry etching processes to form the top and bottom electrodes. The use of the photo-resist is advantageous in convenience but the following problems are raised.
The first problem is in shapes of the PZT ferroelectric layer
3
and the Pt top electrode
4
.
FIG. 3A
is an enlarged fragmentary cross sectional elevation view illustrative of the edge of the ferroelectric capacitor in a dry etching process of FIG.
2
C.
FIG. 3B
is an enlarged fragmentary cross sectional elevation view illustrative of the edge of the ferroelectric capacitor after aching process for removal of a used photo-resist pattern of FIG.
2
D. As shown in
FIG. 3A
, a side wall deposit
13
is deposited on side walls of the laminations of the PZT ferroelectric layer
3
, the Pt top electrode
4
and the first photo-resist pattern
6
. Reaction products of Pt and PZT are non-volatile and are deposited on the side walls hereby forming the side wall deposit
13
. A selective etching rate of Pt or PZT to the photo-resist is 1:2. The necessary thickness of the photo-resist is about 2 micrometers, so that the photo-resist film has a thickness of not less than about 1 micrometer after the dry etching has been carried out in order to obtain a sufficiently high accuracy in patterning the top electrode. The height of the side wall deposit
13
is almost the same as the height of the photo-resist film. After the first photo-resist film
6
has been removed, the side wall deposit
13
remains as shown in FIG.
3
B. If the side wall deposit
13
is made into contact with the top electrode
4
, a short circuit is formed between the top and bottom electrodes. The formation of the side wall deposit
13
reduces the yield of the semiconductor device having the capacitor.
In order to suppress the formation of the side wall deposit
13
, it is most effective to retreat the photo-resist film during the dry etching process.
FIG. 4A
is an enlarged fragmentary cross sectional elevation view illustrative of the edge of the ferroelectric capacitor in a dry etching process of FIG.
2
C.
FIG. 4B
is an enlarged fragmentary cross sectional elevation view illustrative of the edge of the ferroelectric capacitor after aching process for removal of a used photo-resist pattern of FIG.
2
D. In order to retreat the photo-resist film during the dry etching process, a reactive gas including a large amount of a gas such as Cl
2
having a low selective ratio to the photo-resist is used so that the photo-resist is etched in a lateral direction. The cross sectional shape of the photo-resist becomes tapered shape so that the side walls are gently sloped whereby the side wall deposit is unlikely to be formed in the dry etching process. Once the side wall deposit is formed on the gent

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Capacitor having first and second protective films does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Capacitor having first and second protective films, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Capacitor having first and second protective films will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2546839

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.