Static information storage and retrieval – Addressing
Patent
1996-11-04
1998-08-11
Fears, Terrell W.
Static information storage and retrieval
Addressing
36523008, G11C 1300
Patent
active
057936935
ABSTRACT:
A cache memory system utilizing asynchronous/synchronous burst counter circuitry which lessens the need for expensive, high speed data SRAM to achieve zero wait-state operation. The burst counter circuitry takes advantage of the fact that a read address is present on the address bus approximately one-halfway through the initial bus cycle (T1) during a burst read. Unlike synchronous prior art burst counters, burst counter circuitry according to the invention is configured to forward the address to asynchronous address decoders as soon as it is present, rather than waiting for the next rising edge of the processor clock. For accesses to the first cache line, the timing budget therefore includes the first complete clock cycle of a burst read (T2) plus an extra half-clock cycle from T1. The extra time is utilized to retrieve data from the data SRAM core for provision to the processor data bus at the end of the bus cycle T2. Subsequent accesses are controlled by the burst counter in a synchronous fashion that corresponds to a processor specific burst ordering scheme. Due in part to the interleaved nature of the data SRAM, subsequent burst accesses are allotted almost 2 full clock cycles per data access. Thus, the shortest time in which the data SRAM must respond to an access request is the initial one and one-half clock cycles. Slower and less expensive data SRAMs can therefore be used to provide a cache memory capable of zero wait state operation.
REFERENCES:
patent: 5572468 (1996-11-01), Ishinabe et al.
Sony.RTM. CXK78V5862GB-50/60/66, pp. 1-39 (Feb. 1995).
Intel.RTM. Pentium.TM. Processor User's Manual, vol. 1: Pentium Processor Data Book, pp. 6-9 through 6-16 (1994).
The Cache Memory Book, pp. 62-72 (1993).
Motorola Semiconductor Technical Data, pp. 4-10 through 4-19 (19 ).
Collins Michael J.
McSwain Guy E.
Stevens Jeffrey C.
Compaq Computer Corporation
Fears Terrell W.
LandOfFree
Cache memory using unique burst counter circuitry and asynchrono does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Cache memory using unique burst counter circuitry and asynchrono, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cache memory using unique burst counter circuitry and asynchrono will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-396455