Miscellaneous active electrical nonlinear devices – circuits – and – Gating – Signal transmission integrity or spurious noise override
Patent
1998-01-22
2000-06-06
Callahan, Timothy P.
Miscellaneous active electrical nonlinear devices, circuits, and
Gating
Signal transmission integrity or spurious noise override
327589, 327 94, 341122, 341156, 326 88, H03K 17687, H03K 1716
Patent
active
060723556
ABSTRACT:
A bootstrap sample and hold circuit accurately acquires and holds values of a high frequency analog input signal, to avoid harmonic distortion of a signal representing the analog input signal in, for example, a pipeline ADC, includes a first sampling MOSFET coupling the analog input signal to a sampling capacitor. A bootstrap circuit includes a bootstrap capacitor. First and second MOSFETs couple the bootstrap capacitor between a first reference voltage and ground in response to pulses of a first clock signal. Third and fourth MOSFETs then couple the bootstrap capacitor between the gate and source of the sampling MOSFET in response to non-overlapping pulses of a second clock signal to apply a constant gate-to-source voltage to the sampling MOSFET, the gate-to-source voltage having a magnitude equal to the difference between a first reference voltage and ground during the pulses of the second clock signal.
REFERENCES:
patent: 3659117 (1972-04-01), Caveney et al.
patent: 3875516 (1975-04-01), Thomas
patent: 4284905 (1981-08-01), Rosenzweig
patent: 4308468 (1981-12-01), Olson
patent: 5084634 (1992-01-01), Gorecki
patent: 5130571 (1992-07-01), Carroll
patent: 5172019 (1992-12-01), Naylor et al.
patent: 5313113 (1994-05-01), Linder
patent: 5315169 (1994-05-01), Linder et al.
patent: 5378938 (1995-01-01), Birdsall et al.
patent: 5384570 (1995-01-01), Dedic
patent: 5500612 (1996-03-01), Sauer
patent: 5514994 (1996-05-01), Sawada
patent: 5543750 (1996-08-01), Oh
patent: 5831469 (1998-11-01), Menichelli
"A 16b SD Pipeline ADC with 2.5 MHz Output Date-Rate", by Todd L. Brooks, David H. Robertson, Daniel F. Kelly, Anthony Del Muro, and Steve W. Harston, Oversampling Data Converters, ISSCC97, Session 13, Paper FP 13.1.
"Video-Rate Analog-to-Digital Conversion Using Pipelined Architectures", by Stephen N. Lewis, Memorandum No. UCB/ERLM87/90, Nov. 18, 1987, pp. 71-76.
"A Pipelined 5-Msample/s 9-bit Analog-to-Digital Converter", by Stephen H. Lewis and Paul R. Gray, IEEE J. Solid-State Circuits, vol. SC-22, No. 6, pp. 954-961, Dec. 1987.
Burr-Brown Corporation
Callahan Timothy P.
Englund Terry L.
LandOfFree
Bootstrapped CMOS sample and hold circuitry and method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Bootstrapped CMOS sample and hold circuitry and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Bootstrapped CMOS sample and hold circuitry and method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2216594