Boosted clock circuit for semiconductor memory

Static information storage and retrieval – Addressing – Sync/clocking

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S189090, C365S189110

Reexamination Certificate

active

07376042

ABSTRACT:
A memory component includes at least one memory bank array, a DQ region, a clock tree, and a voltage generator. The memory component is configured in a semiconductor wafer. The at least one memory bank array is configured such that data is read out of it during a read operation. The clock tree is coupled to the DQ region and is configured for driving data during the read operation. The voltage generator is coupled to at least some components of the clock tree in order to provide at least some of the components of the clock tree with an increased voltage.

REFERENCES:
patent: 6476594 (2002-11-01), Roisen
patent: 6987700 (2006-01-01), Hong et al.
patent: 7042260 (2006-05-01), Choi
patent: 7042269 (2006-05-01), Kao
patent: 7046066 (2006-05-01), Saado et al.
patent: 2002/0110042 (2002-08-01), Dubey
patent: 2003/0037271 (2003-02-01), Liu et al.
patent: 2000035831 (2000-02-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Boosted clock circuit for semiconductor memory does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Boosted clock circuit for semiconductor memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Boosted clock circuit for semiconductor memory will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2754610

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.