Block decoded wordline driver with positive and negative voltage

Static information storage and retrieval – Floating gate – Particular biasing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518527, 36518518, 36518529, 365218, G11C 1604, G11C 1606

Patent

active

059663316

ABSTRACT:
The negative supply voltage and isolation well bias used by the drivers during sector or chip level erase operations are decoded separately from each other and from the decoding of the inputs of the individual wordline drivers in a compact wordline driver and decoder system. An integrated circuit memory comprising an array of memory cells arranged in a plurality of segments, a set of wordlines is coupled to the memory cells in the array, and wordline driver circuitry using shared isolation well MOS transistors coupled to the set of wordlines is provided. The wordline driver circuitry includes a first supply voltage source, a second supply voltage source, a third supply voltage source for the shared isolation well and a set of wordline drivers. The wordline drivers are coupled to the first, second and third supply voltage sources, and selectively drive wordlines in the set of wordlines with a wordline voltage from either the first supply voltage source or the second supply voltage source in response to address signals which identify the respective drivers. The second supply voltage source includes a set of supply voltage selectors. Each supply voltage selector in the set is coupled with a subset of the set of drivers. The subset of drivers is coupled with a respective segment in the array. The supply voltage selectors select a negative erase supply voltage or an erase inhibit supply voltage during an erase mode in response to address signals identifying the respective segments. The selected negative erase supply voltage or erase inhibit supply voltage is applied to the subsets of the set of drivers which are coupled to the respective segment on a segment by segment basis.

REFERENCES:
patent: 5136541 (1992-08-01), Arakawa
patent: 5253200 (1993-10-01), Arakawa
patent: 5265052 (1993-11-01), D'Arrigo et al.
patent: 5311480 (1994-05-01), Schreck
patent: 5521867 (1996-05-01), Chen et al.
patent: 5661683 (1997-08-01), Song
patent: 5668758 (1997-09-01), Yiu et al.
patent: 5680349 (1997-10-01), Atsumi et al.
patent: 5787037 (1998-07-01), Amanai
Umezawa, A. et al., "A 5-V-Only Operation 0.6-.mu.m Flash EEPROM with Row Decoder Scheme in Triple-Well Structure", IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1540-1546.
Venkatesh, B. et al., "A 55ns 0.35 .mu.m 5V-Only 16M Flash Memory with Deep-Power-Down", 1996, IEEE International Solid-State Circuits Conference, Paper No. JP 2.7, pp. 44-45.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Block decoded wordline driver with positive and negative voltage does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Block decoded wordline driver with positive and negative voltage, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Block decoded wordline driver with positive and negative voltage will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-658777

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.