BiLevel metallization for embedded back end of the line...

Semiconductor device manufacturing: process – Making device array and selectively interconnecting

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S129000, C438S597000, C438S598000, C438S599000, C438S618000, C438S620000, C438S637000, C438S638000, C438S666000, C438S668000

Reexamination Certificate

active

06660568

ABSTRACT:

TECHNICAL FIELD
The field of the invention is that of embedding MRAM memories or similar structures in the back end of logic or general purpose integrated circuits.
BACKGROUND OF THE INVENTION
The field of MRAM (Magnetic memory Random Access Memory) circuits is growing rapidly, aided by the relevant considerations that MRAM is non-volatile, and promises low power consumption, high speed, and high packing density. MRAM has the considerable practical advantage that it can be implemented in the Back End of the Line (BEOL), but there remains a difficulty with the-requirements of the wiring in the BEOL. Conventional BEOL wiring schemes require that the wiring layers be spaced apart vertically to reduce capacitance and therefore permit high speed switching. MRAM devices, however, have a need for close spacing vertically between the wiring and the magnetic layers that form the MRAM cell in order to reduce the amount of current needed flip the magnetization state from one direction to the other.
The spacing needed for best performance of MRAM cells is considerably less than that needed in order to optimize capacitance and operation speed in logic circuits.
Various schemes have been proposed to move the MRAM cells away from the logic interconnect areas, but they require extra wiring layers or otherwise increase costs.
The art thus has a need for a geometrically compact configuration that places MRAM cells in close proximity to logic wiring, but still maintains the separate requirements of logic and MRAM.
SUMMARY OF THE INVENTION
The invention relates to a circuit configuration in which structures such as MRAM cells are placed in the upper regions (BEOL) of an integrated circuit while simultaneously maintaining the dimensions needed for the structure and also for good operation of the logic circuit.
A feature of the invention is the placement of an MRAM cell within an interlevel dielectric in the back end.
Another feature of the invention is the simultaneous satisfaction of the spacing requirements of the logic back end wiring and of the MRAM cell.
Another feature of the invention is etching a dual damascene aperture to a standard depth for logic wiring and etching an aperture to a deeper depth for the other structure.


REFERENCES:
patent: 5640343 (1997-06-01), Gallagher et al.
patent: 5729410 (1998-03-01), Fontana, Jr. et al.
patent: 5861328 (1999-01-01), Tehrani et al.
patent: 5920500 (1999-07-01), Tehrani et al.
patent: 5946227 (1999-08-01), Naji
patent: 6048739 (2000-04-01), Hurst et al.
patent: 6072718 (2000-06-01), Abraham et al.
patent: 6104632 (2000-08-01), Nishimura
patent: 6165803 (2000-12-01), Chen et al.
patent: 6211090 (2001-04-01), Durlam et al.
patent: 6269018 (2001-07-01), Monsma et al.
patent: 6358756 (2002-03-01), Sandhu et al.
patent: 6365419 (2002-04-01), Durlam et al.
patent: 6440753 (2002-08-01), Ning et al.
patent: 2001/0035545 (2001-11-01), Schuster-Woldan et al.
patent: 2002/0034094 (2002-03-01), Saito et al.
patent: 2002/0042158 (2002-04-01), Kersch et al.
patent: 2002/0064069 (2002-05-01), Goebel et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

BiLevel metallization for embedded back end of the line... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with BiLevel metallization for embedded back end of the line..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and BiLevel metallization for embedded back end of the line... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3101834

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.