Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons
Patent
1991-11-20
1993-06-08
Westin, Edward P.
Electrical transmission or interconnection systems
Nonlinear reactor systems
Parametrons
3072963, 307473, 307475, H03K 1902, H03K 1900
Patent
active
052182436
ABSTRACT:
In a BiCMOS TTL output buffer circuit, bipolar output pullup and pulldown transistors (Q3,Q4,Q5) source and sink current at an output (V.sub.OUT). A phase splitter transistor (Q2,N4) is coupled to the bipolar output pullup and pulldown transistors for controlling respective conducting states in response to data signals at an input (V.sub.IN) during the active bistate mode of operation. CMOS tristate transistors (P1, ,P2,P4,N2) form a tristate circuit for implementing an inactive tristate mode at the output V.sub.OUT in response to tristate enable signals at a tristate enable input (OE). In order to reduce quiescent input current (I.sub.CC) power dissipation, an input power switch CMOS transistor (NI,N4,P1A) is coupled in the input current path to the high potential power rail (V.sub.CCI). The control gate node of the input power switch CMOS transistor (N1, ,N4,P1A) is coupled to the input (V.sub.IN) to control sourcing of input current (I.sub.CC) in response to data signals at the input during the active mode for reducing power dissipation. In the preferred example the input power switch CMOS transistor (N4) replaces and comprises the phase splitter transistor of the output buffer circuit. Dual CMOS phase splitter transistors (N4,N3) are also provided with the second dual CMOS phase splitter transistor (N3) coupled in an accelerating feedback circuit between the output (V.sub.OUT and the output pulldown transistor (Q5).
REFERENCES:
patent: 4255670 (1981-03-01), Griffith
patent: 4287433 (1981-09-01), Goodspeed
patent: 4678943 (1987-07-01), Uragami et al.
patent: 4808850 (1989-02-01), Masuda et al.
patent: 4839537 (1989-06-01), Ueno
patent: 4845386 (1989-07-01), Ueno
patent: 4877975 (1989-10-01), Ueno
patent: 5124582 (1992-06-01), Nakamura et al.
Keown Susan M.
Yarbrough Roy L.
Calderwood Richard C.
Kane Daniel H.
National Semiconductor Corporation
Rose James W.
Roseen Richard
LandOfFree
BiCMOS TTL output buffer circuit with reduced power dissipation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with BiCMOS TTL output buffer circuit with reduced power dissipation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and BiCMOS TTL output buffer circuit with reduced power dissipation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1944616