Back bias voltage level sensing circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S078000, C327S143000, C327S546000

Reexamination Certificate

active

06198344

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a back bias voltage level sensing circuit, and more particularly, to a back bias voltage level sensing circuit which is capable of preventing a malfunction caused due to a switching current, by turning on a back bias voltage level sensing unit after the switching current, that occurs when a circuit is driven or stopped, is flown to a ground.
2. Description of the Background Art
FIG. 1
is a circuit diagram of a back bias voltage level sensing circuit in accordance with a conventional art, in which a back bias voltage level sensing unit is turned on once in every predetermined period to sense a back bias voltage level.
As shown in this drawing, the back bias voltage level sensing circuit includes a constant current generation unit
1
for generating a constant current ICON regardless of a variation of a power supply voltage VCC; a switch
2
for transferring or disconnecting the constant current ICON generated from the constant current generation unit
1
under the control of a switch control signal DETSW; a current distribution unit
3
for distributing the constant current ICON transferred by the switch
2
by using a current mirror; a back bias voltage level sensor
4
for sensing a level of a back bias voltage VBB by means of the current distributed by the current distribution unit
3
and outputting a sensing signal DETA; and a switching controlling unit
5
for receiving an oscillating signal OSC and the sensing signal DETA from the back bias voltage level sensing unit
4
and outputting a switch control signal DETSW for turning on and turning off a switch in a predetermined period.
The constant current generation unit
1
includes a first PMOS transistor PM
1
being connected in series between a power supply voltage VCC and a ground voltage VSS, having a gate connected to the ground voltage VSS; a first NMOS transistor NM
1
having a gate and a drain which are commonly connected; a second PMOS transistor PM
2
connected in series between the power supply voltage VCC and the ground voltage VSS, having a gate and a drain which are commonly connected; a second NMOS transistor having a gate connected to the gate of the first NMOS transistor NM
1
; and a third PMOS transistor PM
3
having a source to which the power supply voltage is applied, a gate connected to the gate of the second PMOS transistor PM
2
, and a drain to which the constant current flows.
The switch
2
includes a fourth PMOS transistor PM
4
having a gate to which a switch control signal DETSW inverted by a first inverter INV
1
is applied, a source to which the constant current ICON from the constant current generation unit
1
is applied, and a drain connected to a first node N
1
.
The current distribution unit
3
includes a fifth and sixth PMOS transistors being connected in series between the first node N
1
and the ground voltage VSS, each having a gate connected to the ground voltage VSS; a seventh and eighth PMOS transistors PM
7
and PM
8
being connected in series between the first node N
1
and a sensing node NS, each having a gate connected to the ground voltage VSS; and a third NMOS transistor NM
3
having a gate connected to the ground voltage VSS and a drain connected to the sensing node NS so as to sense a level of the back bias voltage VBB applied to a source thereof.
The back bias voltage level sensor
4
includes a second and a third inverter INV
2
and INV
3
for sequentially inverting a level of the sensing node NS; a first NAND gate ND
1
having a first input terminal to which an output signal from the third inverter INV
3
is applied, and a second input terminal to which the switch control signal DETSW is applied; and a fourth inverter INV
4
for inverting the output signal from the NAND gate ND
1
and outputting a sensing signal DETA.
The switching controlling unit
5
includes a first NOR gate NOR
1
having a first input terminal to which the sensing signal DETA is applied, and a second input terminal to which the oscillating signal OSC is applied; and a fifth inverter INV
5
for inverting the output signal from the first NOR gate NOR
1
and outputting the switch control signal DETSW.
The operation of the back bias voltage level sensing circuit of the conventional art constructed as described above will now be explained.
A gate voltage of the first NMOS transistor NM
1
is constantly maintained by the general constant voltage generating circuit having the first PMOS transistor PM
1
and the first NMOS transistor NM
1
, regardless of a variation of the power supply voltage VCC.
As to the constant current generating circuit having the second PMOS transistor PM
2
and the second NMOS transistor NM
2
, since the first and second NMOS transistors NM
1
and NM
2
have the commonly connected gate, having the same voltage, the voltage difference VGS between the gate and the source of the second NMOS transistor NM
2
is constantly maintained. Accordingly, a constant current is generated regardless of a variation in the power supply voltage VCC. Also, since the voltage difference VGS between the gate and the source of the second PMOS transistor PM
2
is constantly maintained, a voltage difference between the power supply voltage VCC and the gate voltage of the second PMOS transistor PM
2
, so that a constant current ICON is generated through the third PMOS transistor PM
3
.
The constant current ICON of the constant current generation unit
1
is transferred or disconnected in a predetermined period by the switch
2
which is controlled by the switch control signal DETSW.
The constant current ICON transferred by the switch
2
is distributed to a first distribution current ID
1
and a second distribution current
1
D
2
by the current distribution unit
3
. The distribution rate is determined by the length and the width of each channel of the fifth, sixth, seventh and eighth PMOS transistors.
A reference level VREF of the back bias voltage VBB to be sensed is determined by the voltage difference VGS between the gate and the source of the third NMOS transistor NM
3
at the time when the second distribution current ID
2
, distributed over the constant current ICON through the third NMOS transistor NM
3
, flows thereto, and at this time, the voltage level of the sensing node NS is set by a logic threshold voltage VTH of the second inverter INV
2
.
When the switch
2
is turned on, if the level of an applied back bias voltage VBB is higher than the reference level VREF, the level of the sensing node NS becomes higher than the threshold voltage VTH of the second inverter INV
2
, so that the output signal from the second inverter INV
2
becomes a low level and the sensing signal DETA is changed to a high level. Accordingly, the switch control signal DETSW becomes a high level regardless of the oscillating signal OSC to keep the switch
2
being turned on. At this time, the back bias voltage pumping circuit (not shown) is driven, rendering the back bias voltage level to be gradually lowered down.
Reversely, when the level of an applied back bias voltage is lower than the reference level VREF, the level of the sensing node NS becomes lower than the threshold voltage VTH of the second inverter INV
2
and the sensing signal DETA becomes a low level so as to stop the pumping operation of the back bias voltage pumping circuit (not shown), and the switch control signal DETSW become a low level to turn off the switch
2
.
In this respect, whether or not the switch
2
is turned on or turned off is determined by the oscillating signal OSC. Thus, when the switch control signal DETSW becomes a low level as the oscillating signal OSC becomes a low level as shown in FIG.
2
A and
FIG. 2B
, the switch
2
is turned off to disconnect the constant current ICON and the level of the sensing node NS is the same as that of the back bias voltage VBB as shown in FIG.
2
E.
Meanwhile, when the switch control signal DETSW is changed to a high level, and thus, the switch
2
is turned on, if the level of the back bias voltage VBB is lowe

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Back bias voltage level sensing circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Back bias voltage level sensing circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Back bias voltage level sensing circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2492650

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.