Data processing: speech signal processing – linguistics – language – Speech signal processing – For storage or transmission
Patent
1998-06-26
2000-08-22
Hudspeth, David R.
Data processing: speech signal processing, linguistics, language
Speech signal processing
For storage or transmission
704500, 704503, 704211, 364900, 36476001, 395800, 341143, G10L 1900, G10L 2104
Patent
active
061086223
ABSTRACT:
An audio decoder converts a linear PCM audio data packet into two concurrently provided digital audio sample sequences: a high-quality sequence and a decimated sequence. In one embodiment, the audio decoder is part of an audio system that further includes two audio devices. The first audio device is configured to produce an audio signal from a 96 kHz sequence, and the second audio device expects a 48 kHz sequence. The audio decoder includes an input interface, an arithmetic logic unit (ALU), and two output buffers. The input interface is configured to receive a linear PCM audio data packet and to reconfigure bytes as necessary to reconstruct a sequence of unscaled audio samples. The ALU multiplies each of the unscaled audio samples by a gain factor and buffers the resulting scaled audio sample sequence in a first output buffer. After samples for two sampling instants have been processed, the ALU then retrieves a string of samples from the first output buffer, multiplies them by decimation filter coefficients, and adds the products to form decimation samples for one sampling instant. The decimation samples form a decimated audio sequence which is buffered in the second output buffer. The first output buffer provides the 96 kHz sequence to the first audio device, and the second output buffer provides the 48 kHz sequence to the second audio device. The sharing of the ALU between the scaling and decimation operations advantageously provides a versatile decoder at a minimal cost.
REFERENCES:
patent: 5809245 (1998-09-01), Zenda
patent: 5889515 (1999-03-01), McDade et al.
Nagasako Takumi
Xue Ning
Chawan Vijay B
Hudspeth David R.
LSI Logic Corporation
LandOfFree
Arithmetic logic unit controller for linear PCM scaling and deci does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Arithmetic logic unit controller for linear PCM scaling and deci, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Arithmetic logic unit controller for linear PCM scaling and deci will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-592821