Patent
1997-07-11
1999-03-02
Sheikh, Ayaz R.
395309, 395306, G06F 1340, G06F 1338
Patent
active
058782370
ABSTRACT:
A core logic chip set in a computer system provides a bridge between processor host and memory buses and a plurality of peripheral component interconnect ("PCI") buses capable of operating at 66 MHz. Each of the plurality of PCI buses have the same logical bus number. The core logic chip set has an arbiter having Request ("REQ") and Grant ("GNT") signal lines for each PCI device connected to the plurality of PCI physical buses. Each of the plurality of PCI buses has its own read and write queues to provide transaction concurrency of PCI devices on different ones of the plurality of PCI buses when the transaction addresses are not the same or are M byte aligned. Upper and lower memory address range registers store upper and lower memory addresses associated with each PCI device. Whenever a transaction occurs, the transaction address is compared with the stored range of memory addresses. If a match between addresses is found then strong ordering is used. If no match is found then weak ordering may be used to improve transaction latency times. PCI device to PCI device transactions may occur without being starved by CPU host bus to PCI bus transactions.
REFERENCES:
patent: 5542055 (1996-07-01), Amini et al.
patent: 5764924 (1998-06-01), Hong
patent: 5790870 (1998-08-01), Hausauer et al.
patent: 5828854 (1998-10-01), Wade
patent: 5828865 (1998-10-01), Bell
Chichester Ronald L.
Compaq Computer Corp.
Katz Paul N.
Myers Paul R.
Sheikh Ayaz R.
LandOfFree
Apparatus, method and system for a comuter CPU and memory to PCI does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Apparatus, method and system for a comuter CPU and memory to PCI, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus, method and system for a comuter CPU and memory to PCI will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-431455