Apparatus for biasing ultra-low voltage logic circuits

Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – With specific source of supply or bias voltage

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S535000

Reexamination Certificate

active

06605981

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Technical Field
The present invention relates to integrated circuit devices in general, and in particular to an apparatus for biasing logic circuits within integrated circuit devices. Still more particularly, the present invention relates to an apparatus for biasing ultra-low voltage logic circuits within an integrated circuit device.
2. Description of the Prior Art
Metal-oxide semiconductor field-effect transistors (MOSFETs) are commonly found in integrated circuit devices. A MOSFET includes a gate, a source, and a drain. The flow of charge carriers through a channel between the source and drain can be controlled by applying a voltage at the gate of a MOSFET. A depletion-mode MOSFET includes a doped or conducting channel under a gate even when no voltage is applied to the gate. An enhancement-mode MOSFET, in contrast, requires a gate-to-source bias voltage be applied in order to generate an inversion layer to serve as a conducting channel. Such bias voltage is known as a threshold voltage, V
t
. A positive voltage between the gate and source is required to induce a strong channel for an N-channel enhancement-mode MOSFET. As for a P-channel enhancement-mode MOSFET, current flows when the gate-to-source voltage is negative below the negative threshold voltage of the P-channel enhancement-mode MOSFET.
However, even when the gate voltage is less than the threshold voltage, a current, commonly referred to as a subthreshold current, still exists within the channel and its value is given by I
DS
(V
GS
)=(W/L) I
0
10
−(Vg−Vt)/s
, where V
GS
is a gate voltage with respect to a source, I
0
is a constant approximately equals to 300 nA for N-channel MOSFETs and 70 nA for P-channel MOSFETs, s is the subthreshold swing ~80 mV/decade, V
t
is the threshold voltage, and W and L are the electrical width and length of a MOSFET, respectively.
The threshold voltage of an enhancement-mode MOSFET is determined by several intrinsic factors, such as channel length, channel width, doping, gate oxide thickness, etc. Extrinsic factors, such as ambient temperature, can also affect the threshold voltage. Furthermore, the threshold voltage is strongly influenced by the voltage applied to the substrate or well (or generally known as the body) of a MOSFET in that a more positive bias will lead to a less positive threshold voltage. If the threshold voltage of a transistor is too low, the transistor may have an unacceptable amount of leakage current when the actual supply voltage is greater than the desired supply voltage. Conversely, if the threshold voltage of a transistor is too high, then there is a reduced likelihood that the transistor will be fully turned on. Although many aspects of a semiconductor manufacturing process can be controlled, there is still a wide variation of threshold voltage values among all the many transistors within an integrated circuit device.
The switching power dissipated by complementary-metal oxide semiconductor (CMOS) circuits is given by P
active
=C×V
dd
2×f, where C is the capacitance of switching nodes, V
dd
is the power supply voltage, and f is the frequency of the nodes switching. In many applications, it is desirable to reduce the switching power to either preserve power due to power supply limitations, or to reduce heating due to various cooling constraints. To this end, the switching power may be reduced by either reducing the capacitance, the frequency, or the operating voltage. Capacitance reductions are often limited by process and manufacturing constraints such as lithographic resolution and tolerances. The frequency often represents a desired output of the circuits and, as such, a reduction may prove a serious compromise to the desired end of a logic circuit. Thus, the power supply voltage remains a key variable that can allow for the reduction of active power.
Subthreshold logic, in which CMOS circuits are operated at V
dd
<V
t
, has been an approach used for ultra-low power CMOS circuits where speed is not critical and V
dd
can be reduced to approximately one volt. In principle, CMOS logic circuits can maintain stable operation to as low as V
dd
=4&eegr;kT/Q
e
, where h is an ideality, typically ~1.4, and is affected by process details of the MOSFETs involved, k is the Boltzmann's constant, Q
e
is the elementary charge of the electron, and T is the ambient temperature in Kelvin. In practice, however, CMOS logic circuits can operate at or nearby the above-mentioned limit only when the OFF currents of N-channel and P-channel MOSFETs, I
off
-N and I
off
-P, respectively, are very nearly equal to each other.
CMOS processing involves the use of independent doping steps for N-type and P-type MOSFETs as well as other process variables, which result in variation in the V
t
s and in turn the I
off
s of the N-type and P-type MOSFETs independent of one another. Thus, even when a process is devised to provide I
off
-N=I
off
-P nominally, there will be significant variations from one wafer to another which, in turn, limits the minimum V
dd
at which such logic circuits fabricated in such a process will function. Consequently, it is desirable to provide a practical means of ensuring I
off
-N=I
off
-P by providing appropriate N-well and substrate biases in order to allow operation of CMOS logic circuits to values of V
dd
approaching or equal to the theoretical limit of approximately 4&eegr;kT/Q
e
or approximately 100 mV at room temperature. In light of such, the present disclosure describes an apparatus for providing precise threshold matching among several sub-threshold logic circuits.
SUMMARY OF THE INVENTION
It is an object of the present invention to provide an apparatus for predictably varying the I
off
ratios between N-channel and P-channel transistors for logic circuits that may accrue benefits from such condition. It is another object of the present invention to provide an apparatus for distributing the required N-well and substrate biases without using any explicit wiring or any conventional interconnect layers.
In accordance with a preferred embodiment of the present invention, an integrated circuit device includes multiple transistors and a global body bias circuit. The global body bias circuit includes a first transistor and second transistors connected in series between a power supply and a second power supply or ground. The gate and source of the first transistor are connected to the first power supply. The gate and source of the second transistor are connected to the second power supply. The drains and bodies of the first and second transistors are connected together to form an output connected to the bodies of the other transistors within the integrated circuit device.
All objects, features, and advantages of the present invention will become apparent in the following detailed written description.


REFERENCES:
patent: 5397934 (1995-03-01), Merrill et al.
patent: 5467048 (1995-11-01), Watanabe
patent: 5689209 (1997-11-01), Williams et al.
patent: 5770964 (1998-06-01), Suma
patent: 5811857 (1998-09-01), Assaderaghi et al.
patent: 5814845 (1998-09-01), Carley
patent: 5821769 (1998-10-01), Douseki
patent: 5874851 (1999-02-01), Shiota
patent: 5917365 (1999-06-01), Houston
patent: 5929695 (1999-07-01), Chan et al.
patent: 5939934 (1999-08-01), So et al.
patent: 6222710 (2001-04-01), Yamaguchi
patent: 6404269 (2002-06-01), Voldman
patent: 2001/0043112 (2001-11-01), Voldman

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Apparatus for biasing ultra-low voltage logic circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Apparatus for biasing ultra-low voltage logic circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus for biasing ultra-low voltage logic circuits will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3130192

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.