Data processing: software development – installation – and managem – Software program development tool – Translation of code
Reexamination Certificate
1999-04-21
2002-04-16
Dam, Tuan Q. (Department: 2122)
Data processing: software development, installation, and managem
Software program development tool
Translation of code
C717S152000, C717S152000, C717S152000
Reexamination Certificate
active
06374399
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to debugging a computer system and software functions associated therewith.
2. Description of the Related Art
The time and cost of developing and debugging new hardware and software products is a significant factor in product development. A capable and cost efficient debug environment can decrease the cost and time to bring a new product to market. The need to provide software debug support is particularly acute within the embedded products industry, where specialized on-chip circuitry is often combined with a processor core.
Logic analyzers, read-only memory (ROM) emulators and in-circuit emulators (ICE) have commonly been used to help provide debug support. In-circuit emulators do provide certain advantages over other debug environments, offering complete control and visibility over memory and register contents, as well as overlay and trace memory in case system memory is insufficient. Use of traditional in-circuit emulators, which involves interfacing a custom emulator back-end with a processor socket to allow communication between emulation equipment and the target system, is becoming increasingly difficult and expensive in today's age of exotic packages and shrinking product life cycles.
A variety of hardware solutions with varying on-chip debug capability through various debug ports are being provided by the various processor manufacturers. One approach used by some advanced processors multiplex debug pins in time. In such processors, the address bus is used to report software trace information during a BTA-(Branch Target Address) cycle.
A common approach is to use a serial interface such as provided by IEEE 1149.1 (Joint Test Action Group (JTAG)), for providing debug support. In such an approach, the debug hardware provided on chip communicates with a host debug computer through the JTAG port.
In the “Background Debug Mode” by Motorola, Inc. limited on-chip debug circuitry is provided for basic run control. Through a dedicated serial link requiring additional pins, a debugger can start and stop the target system and apply basic code breakpoints by inserting special instructions in system memory. Once halted, special commands are used to inspect memory variables and register contents.
Thus, the debug tool manufacturers are faced with a wide variety of processor and hardware debug approaches that they are required to support. Typically a common core debug capability is shared among the various approaches, particularly among product offerings from the same manufacturer. For instance, many debug tools support the capability to start and stop the processor, read and write to various storage locations within the processor and/or target system and to set breakpoints. However, every time a new or modified debug port is provided on a processor, new software has to be generated by the debug tool vendors to support the new or modified ports. It would be desirable to limit the amount of new software that has to be generated by the debug tool vendors in response to enhancements or changes to debug hardware on target microprocessors. In addition, it would be desirable to standardize software interfaces as much as possible in order to help achieve that goal.
SUMMARY OF THE INVENTION
Accordingly, the invention provides for a standard procedural interface operating on a host computer. In one embodiment the invention provides a host computer system for operating in a debug environment that includes a target computer system coupled to the host computer system. The host computer system includes a data structure storing selected target resource information. Each element in the data structure stores information identifying a selected target resource. The host computer also includes a programming interface encoded in computer readable media and executable on the host computer system that provides at least one function causing the host computer system to access a selected set of target resources according to the selected target resource information.
In another embodiment, the invention provides a method for accessing selected resources in computer system debug environment that includes a host computer system. The method includes, on the host computer system, calling a first function. The first function encodes a data structure with target resource descriptor information for at least one of the selected resources. Thereafter, the method calls a second function that accesses the selected resources in accordance with the target resource descriptor information encoded in the data structure.
REFERENCES:
patent: 5493675 (1996-02-01), Faiman, Jr. et al.
patent: 5815653 (1998-09-01), You et al.
patent: 5819093 (1998-10-01), Davidson et al.
patent: 5892941 (1999-04-01), Khan et al.
Programmer Reference, “TLA Programmatic Interface (TPI)/TLA 700 Series Logic Analyzer”, Tektronix, Inc., WIlsonville, OR, pp. 1-120 (admitted prior to Apr. 21, 1999).
Advanced Micro Devices , Inc.
Dam Tuan Q.
Kendall Chuck O
Zagorin O'Brien & Graham LLP
LandOfFree
Apparatus and method for providing list and read list... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Apparatus and method for providing list and read list..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus and method for providing list and read list... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2902612