Apparatus and method for distributing a clock signal on a...

Static information storage and retrieval – Addressing – Sync/clocking

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S194000

Reexamination Certificate

active

06661736

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates to the distribution of clock signals to various points on a semiconductor device, such as a large scale integrated (LSI) circuit, and, more particularly, the present invention relates to the use of active feedback and correction of clock skew on a global level.
A system clock signal is often used by digital circuitry, such as digital circuitry implemented using a LSI circuit, to synchronously execute certain logic functions. For example, ultra-deep sub-micron (UDSM) microprocessors employ digital circuitry that use system clock signals to synchronously execute logic functions. These microprocessors operate at system clock frequencies of 1 GHz and higher. The system clock signal of a given LSI circuit is often split into many paths to service many different portions of the digital circuitry. Ideally, the system clock signals at different portions of the digital circuitry exhibit exactly the same timing characteristics so that the different portions of the digital circuitry operate in exact synchronization. In practice, however, the system clock signals at various points throughout the digital circuitry exhibit differing timing characteristics, such as differing rising and/or falling edges (i.e., transitions), differing duty cycles, and/or differing frequencies. These non-ideal characteristics are often referred to as clock jitter and clock skew.
Clock jitter relates to the inaccuracies inherent in generating the system clock signal. The non-ideal characteristics of the system clock signals due to clock jitter effect all portions of the LSI circuit in the same way, irrespective of how the system clock signals are distributed to those portions of the circuit. Clock skew relates to the inaccuracies introduced into the system clock signals by the distribution technique employed to split the system clock into many paths and deliver the clock signals to different portions of the digital circuit.
Sources of clock skew may be classified as being statically occurring or dynamically occurring. Statically occurring sources of clock skew are caused by the LSI design or manufacturing process irrespective of the operating conditions of the LSI circuit. Dynamically occurring sources of clock skew are caused by the operating conditions of the LSI circuit, which may also be functions of the LSI circuit design or manufacturing process.
Statically occurring sources of clock skew include (i) variations in transistor load capacitance (e.g., gate load capacitance); (ii) RC delay of circuit interconnections (e.g., the asymmetry of wire lengths and widths); (iii) variations and/or asymmetries in cross-coupling capacitance between wires (e.g., inter-wiring capacitance); and (iv) semiconductor process variations (e.g., transistor threshold voltage variations, transistor ON resistance variations, wiring variations, veer, and contact RC variations).
Dynamically occurring sources of clock skew include (i) cross-coupling between wire lengths due to inter-wiring capacitance; (ii) cross-coupling between wire lengths due to inductive coupling; (iii) cross-coupling due to return path current; (iv) temperature variations; and (v) variations in VDD and VSS (e.g., DC operating voltage variations).
Unfortunately, the variations in the timing characteristics of the system clock signals due to clock skew result in undesirable errors in the operation of the digital circuitry of the LSI circuit. The problem is exacerbated as the size (i.e., number of logic gates and corresponding circuit area) increase and/or as the clock signal frequency increases.
Various techniques have been developed and employed to ameliorate the undesirable affects of clock skew. These techniques include (i) utilizing clock bars (i.e., relatively wide bars to carry the system clock to various portions of the LSI circuit); (ii) RC delay balancing (i.e., wiring techniques that focus on wiring geometry to match RC delay characteristics); (iii) utilizing a grid structure in distributing the system clock signal; (iv) utilizing a hierarchical structure in partitioning the LSI circuit into regions; (v) utilizing active feedback in compensating the system clock signal; (vi) utilizing local oscillators in various regions of the LSI circuit and an overall resonance for the LSI circuit; and (vii) utilizing the resonances of wiring loops. For various reasons, these techniques have not been adequately successful in addressing the undesirable problems caused by clock skew.
SUMMARY OF THE INVENTION
In accordance with one or more aspects of the present invention, a semiconductor chip includes a plurality of regional clock distribution nodes located on the semiconductor chip; a plurality of clock buffers, each being operable to produce a respective output clock signal from an associated input clock signal in accordance with an error signal, the outputs of a subset of the plurality of clock buffers being coupled to respective ones of the plurality of regional clock distribution nodes; and a plurality of phase detectors, each being operable to produce a respective error signal indicative of phase differences between the output clock signals of at least two of the regional clock distribution nodes, wherein the clock buffers adjust the respective output clock signals in accordance with the respective error signals.
Preferably, each clock buffer includes a delay lock loop (DLL) circuit providing a DLL function and each clock buffer produces the respective output clock signal from the associated input clock signal in accordance with the DLL function. The DLL circuits of an Nth subset of clock buffers preferably adjust the respective output clock signals such that the output clock signals of the regional clock distribution nodes are substantially coincident.
Preferably, the clock buffers are coupled to one another to form a clock distribution tree from a clock source to the clock distribution nodes. The clock distribution tree may be an H-tree.
Preferably, first through Nth level subsets of the plurality of clock buffers define distribution levels of the distribution tree. The respective clock buffers of the first level subset are operable to produce respective first level output clock signals from a source clock signal in accordance with their DLL functions and one of the error signals. Respective groups of clock buffers of the second level subset are operable to produce respective second level output clock signals from the respective first level clock signals in accordance with their DLL functions and respective error signals. Respective groups of clock buffers of the third level subset are operable to produce respective third level output clock signals from the respective second level clock signals in accordance with their DLL functions and respective error signals. Respective groups of clock buffers of the Nth level subset are operable to produce the output clock signals of the respective clock distribution nodes from the respective third level clock signals in accordance with their DLL functions and respective error signals.
In accordance with one or more further aspects of the present invention, the semiconductor chip includes a global operative area defined by a plurality of regional areas, at least one sub-regional area within each regional area, and at least one local area within each sub-regional area; and at least one of the regional clock distribution nodes is disposed in each of the regional areas such that the respective outputs of an Nth level subset of clock buffers provides a regional clock signal to each of the regional areas.
The semiconductor chip preferably further includes a plurality of sub-regional clock distribution nodes disposed in each sub-regional area; and a plurality of RC-balanced clock signal paths coupled from each regional clock distribution node to the respective sub-regional clock distribution nodes of each sub-regional area such that respective sub-regional clock signals are provided at each regional clock distribution node.
In accordance with one or more further aspects of

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Apparatus and method for distributing a clock signal on a... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Apparatus and method for distributing a clock signal on a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus and method for distributing a clock signal on a... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3178892

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.