Adjustable CMOS hysteresis limiter

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307261, 307362, H03K 508

Patent

active

046161457

ABSTRACT:
A CMOS limiter with input hysteresis, responsive to an input signal of varying amplitude, produces an output signal which changes between at least first and second levels, the transitions occurring when the absolute value of the amplitude of the input signal exceeds predetermined reference level. The limiter is fabricated on a single integrated circuit using CMOS switched capacitor techniques. An SC switching array selects between sampled input signal and an inverted sampled input signal depending upon the value of the output signal produced by the limiter. A comparing network (comprising an active CMOS comparator responsive to a difference signal produced at a summing node) changes the level of the output signal of the limiter when the selected signal exceeds a predetermined reference value. The summing node includes a signal level storing device (i.e. a precision capacitor) for storing the reference level during the period in which the input signal is sampled. The input offset voltage of the comparator is subtracted from the selected signal to reduce the output error of the comparator due to non-zero input offset voltage. The limiter includes a clock signal generator and sequential logic responsive to the clock signal generator for synchronizing the switching of the various switched capacitor switching elements in order to provide hysteresis.

REFERENCES:
patent: 3660774 (1972-05-01), Eachus
patent: 3676702 (1972-07-01), McGrogan, Jr.
patent: 3749942 (1973-07-01), Moses
patent: 3988595 (1976-10-01), Eatock
patent: 4068138 (1978-01-01), Miyakawa et al.
patent: 4110641 (1978-08-01), Payne
patent: 4211942 (1980-07-01), Aoki et al.
patent: 4237390 (1980-12-01), Buurma
patent: 4323887 (1982-04-01), Buurma
patent: 4375039 (1983-02-01), Yamauchi
patent: 4394587 (1983-07-01), McKenzie et al.
Proceedings of the IEEE, vol. 71, No. 81, Aug. 1983, "Technological Design Considerations for Monolithic MOS Switched-Capacitor Filtering Systems", David J. Allstot & William C. Black, Jr., pp. 967-986.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Adjustable CMOS hysteresis limiter does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Adjustable CMOS hysteresis limiter, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Adjustable CMOS hysteresis limiter will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-644493

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.