Address enable circuit in synchronous SRAM

Static information storage and retrieval – Addressing – Including particular address buffer or latch circuit...

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365195, 36523006, 365233, 365194, G11C 800

Patent

active

058480226

ABSTRACT:
A novel address enable circuit for use in a synchronous memory that includes a memory core. The address enable circuit includes an address latching circuit that outputs a synchronized address and latches a pre-decoded address when an input clock signal transitions from a first logical level to a second logical level so that the synchronized address identifies the pre-decoded address. The address enable circuit also includes a reset circuit that generates a reset signal that (1) does not indicate a reset when the latched chip enable signal indicates that the memory has been selected while the clock signal is at the second logical level, (2) indicates a reset when the latched chip enable signal indicates that the memory has not been selected while the clock signal is at the second logical level, and (3) does not indicate a reset while the clock signal is at the first logical level. The address latching circuit is reset when the reset signal indicates a reset so that the synchronized address identifies a disabled address that indicates that memory access to the memory core is disabled and is not reset when the reset signal does not indicate a reset.

REFERENCES:
patent: 5596537 (1997-01-01), Sukegawa et al.
patent: 5748553 (1998-05-01), Kitamura

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Address enable circuit in synchronous SRAM does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Address enable circuit in synchronous SRAM, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Address enable circuit in synchronous SRAM will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-185428

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.