Adaptive variable frequency clock system for high...

Oscillators – Plural oscillators – Selectively connected to common output or oscillator...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C331S002000, C331S179000, C713S501000

Reexamination Certificate

active

06788156

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates generally to the field of microprocessors and computer systems. More particularly, the present invention relates to a method and apparatus for an adaptive variable frequency clock system for microprocessors.
BACKGROUND OF THE INVENTION
In recent years, the price of personal computers (PCs) have rapidly declined. As a result, more and more consumers have been able to take advantage of newer and faster machines. Computer systems have become increasingly pervasive in our society. But as the speed of the new processors increases, so does the power consumption. Furthermore, high power consumption can also lead to thermal issues as the heat has to be dissipated from the computer system.
One attempt to reduce power consumption entails the use of low power circuit devices. Another power saving method is to use software in controlling system power and shutting down system devices that are not needed. Several voltage/frequency adjustment schemes including Intel® SpeedStep™ technology have been developed to maximize battery life for mobile processors.
But even as designers slowly reduce the power needs of the overall system, the power requirements of the processor have often remained steady. Furthermore, existing schemes are usually targeted at mobile products. Present methods that implement deep processor operating frequency reductions do so by adjusting the bus ratios. Such methods are not feasible in a server or desktop product because of the significant performance impact.
A high clock frequency is one of the principal performance drivers for a high performance microprocessor design. Thus one common method for achieving higher performance is to increase the processor operating frequency. Frequency gains can be attained through techniques such as technology scaling, advanced pipelining and circuit optimizations. As a result, processors with operating frequencies approaching or exceeding 2 gigahertz (GHz) are on the near horizon. But one significant drawback of this current trend is the increase in power dissipation. As the performance trend continues, thermal and power delivery constraints will become a significant hurdle in the development of future high performance multi-GHz processors. Power is linearly proportional to the operating frequency (i.e. Power∝Frequency·Voltage
2
). Thus power dissipation can be lowered by decreasing the operating frequency at selected times.
FIG. 1
is block diagram of a typical prior art microprocessor clock generator circuit architecture. The processor
100
includes a clock generator
102
and a front side bus (FSB) unit
138
. Clock generator
102
provides an internal processor clock to the processor core
136
and to the FSB unit
138
. The clock generator
102
comprises a phase locked loop (PLL)
108
, ring oscillator
114
, and a feedback network. The on-chip PLL
108
multiplies the frequency of the system clock
104
to generate the on-chip core clock (Core Clock
1
)
120
. The core to system clock frequency multiplication factor is determined by the bus fraction ratio N, where N>1 and typically between 10 and 30. The bus fraction ratio N is normally set to a constant for most microprocessor systems.
Frequency/voltage adjustment methods can be used to control power consumption. However, modifications to the core clock signal during processor operation can cause errors to the system. Typically, existing frequency adjustment schemes need to stop or pause the processor core before adjusting the clock frequency or modifying the bus ratio. Frequencies are changed in a clocked device by placing the device in an idle state, changing the core clock frequency to the new frequency, and locking the PLL in phase with the new frequency. The length of the idle state required for the changing and locking to occur slows down the system. Such a pause can have a significant impact on the overall performance of a desktop or server.


REFERENCES:
patent: 5021679 (1991-06-01), Fairbanks et al.
patent: 5153535 (1992-10-01), Fairbanks et al.
patent: 5307003 (1994-04-01), Fairbanks et al.
patent: 5373254 (1994-12-01), Nakauchi et al.
patent: 5392437 (1995-02-01), Matter et al.
patent: 5495617 (1996-02-01), Yamada
patent: 5557551 (1996-09-01), Craft
patent: 5627412 (1997-05-01), Beard
patent: 5719800 (1998-02-01), Mittal et al.
patent: 5752011 (1998-05-01), Thomas et al.
patent: 5766228 (1998-06-01), Bonnet et al.
patent: 5815693 (1998-09-01), McDermott et al.
patent: 5815724 (1998-09-01), Mates
patent: 5822369 (1998-10-01), Araki
patent: 5964881 (1999-10-01), Thor
patent: 5974557 (1999-10-01), Thomas et al.
patent: 6029006 (2000-02-01), Alexander et al.
patent: 6078356 (2000-06-01), Jensen
patent: 6192479 (2001-02-01), Ko
patent: 6211740 (2001-04-01), Dai et al.
patent: 6216235 (2001-04-01), Thomas et al.
patent: 6219796 (2001-04-01), Bartley
patent: 6219797 (2001-04-01), Liu et al.
patent: 6407595 (2002-06-01), Huang et al.
patent: 6487668 (2002-11-01), Thomas et al.
patent: 6559631 (2003-05-01), Balch et al.
patent: 0592783 (1994-04-01), None
patent: 0592783 (2001-05-01), None
U.S. patent application No. 10/206,610; filed Jul. 26, 2002, “A VCC Adaptive Dynamically Variable Frequency Clock System for High Performance, Low Power Microprocessors,” 48 pages including Figures.
U.S. patent application No. 09/471,795; filed Dec. 23, 1999, “Microprocessor with Digital Power Throttle,” 31 pages including Figures.
U.S. patent application No. 10/041,092; filed Dec. 28, 2001, “Digital Throttle for Multiple Operating Points,” 30 pages including Figures.
U.S. patent application No. 10/227,125; filed Aug. 23, 2002, “An Apparatus for Thermal Management of Multiple Core Microprocessors,” 21 pages including Figures.
U.S. patent application No. 10/041,013; filed Dec. 28, 2001, “Multiple Mode Power Throttle Mechanism,” 32 pages including Figures.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Adaptive variable frequency clock system for high... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Adaptive variable frequency clock system for high..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Adaptive variable frequency clock system for high... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3220298

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.