Accelerated interconnect transmission via voltage clamping...

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Amplitude control

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S320000, C327S321000

Reexamination Certificate

active

06351171

ABSTRACT:

FIELD OF THE INVENTION
The present invention pertains generally to integrated circuits, and more particularly to a method and apparatus for accelerating the transmission of signals over die interconnects in an integrated circuit via voltage clamping.
BACKGROUND OF THE INVENTION
The semiconductor industry continues to yield integrated circuits (ICs) of increasing density in order to reduce their overall required chip space and to increase the amount of functionality on a chip. At the same time, logic circuits continue to increase in speed via incremental improvements in component switching times. Even as the performance of electrical components in ICs are improved, however, the maximum achievable speed of the overall circuit still does not approach the achievable level of switching speed of its individual components due to the intrinsic delay, known as RC delay, characteristic of interconnect wires within the die. The resistance of the wire impedes the flow of charge, while the natural capacitance of the wire operates to store charge and therefore impede both the charge and discharge of the wire. Thus, the rate of change in the voltage along a wire when charging the wire to a logical high voltage level is limited by the resistance and capacitance of the wire, resulting in a delay between the time a logical high signal is driven onto the interconnect wire at the driven end of the interconnect wire and the time a receiving component receives the logical high signal at the receiving end of the interconnect wire. Likewise, the rate of change in the voltage along a wire when discharging the wire to a logical low voltage level is limited by the resistance and capacitance of the wire, thus also resulting in a delay between the time a logical low signal is driven onto the interconnect wire at the driven end of the interconnect wire and the time a receiving component receives the logical low signal at the receiving end of the interconnect wire.
Methods have been developed to accelerate the transmission of signals over interconnect wires. One method includes the use of repeater sensors. Repeater sensors are implemented and spaced along the interconnect wire such that each sensor senses and retransmits the signal at full strength to the next sensor across a shorter length of wire. This allows a signal to be retransmitted to the next sensor at full strength before the previous portion of wire has been fully charged. Thus, even though each individual portion of wire between sensors is identically subject to the same resistance and capacitance characteristics as the contiguous wire, the overall RC delay from the driver to the receiver sensor is reduced.
Another method for accelerating signal transmission across interconnect wires is via an interconnect wire tapering technique. With this technique, the interconnect wire is tapered such that it is wider at the driven end and narrower at the receiving end. The presence of a wider wire near the driven end results in less resistance to impede the flow of charge from the driven end towards the receiving end of the wire. However, wider wires have more capacitance. Fortunately, a wider wire near the driven end of the interconnect is less affected by the greater capacitance since the driver is in close proximity to the driven end. Accordingly, if the wire is tapered from wide at the driven end to narrow at the receiving end, the wire benefits from lower resistance on the driven portion of the wire and from lower capacitance at the receiving end. Consequently, a properly tapered interconnect is faster than a constant-width wire.
The techniques described above may not be practically implemented in many ICs. Interconnects are typically run in parallel with other interconnects; accordingly, the space required to implement repeater sensors along intervals of individual interconnects may not be available. Likewise, due to the added complexity of routing a tapered wire, the interconnect wire tapering technique requires more complex and therefore costly routing software and circuit simulation software.
Accordingly, a need exists for a simplified method for accelerating the transmission of signals across interconnect wires.
SUMMARY OF THE INVENTION
The present invention is a novel method and apparatus for improving the transmission speed of signals along interconnect wires of an integrated circuit. According to the technique of the invention, a minimum charge level is maintained on the wire when it is driven to a low voltage level and a maximum charge level is maintained on the wire when it is driven to a high voltage level. In accordance with one embodiment of the invention, the minimum and maximum charge levels are maintained on the wire using a pair of clamping circuits which limit the voltage level at the receiving end of the wire to a respective minimum voltage level and maximum voltage level, affecting the charge level on the entire wire to varying degrees. Accordingly, when the interconnect wire is driven to a high voltage level at a driven end of the wire, the charge level on the receiving end of the wire is already at a minimum level (higher than a conventional circuit), resulting in less delay time to charge the wire to a high voltage level. Conversely, when the interconnect wire is driven to a low voltage level at the driven end of the wire, the charge level on the receiving end of the wire is already capped to a maximum level (lower than a conventional circuit), which results in less delay time to drain the wire to a low voltage level.
In one embodiment, the clamping circuits are implemented using diodes. In another embodiment, the clamping circuits are implemented using diode-connected FETs.
The technique of the invention may be combined with other signal transmission accelerating techniques, such as wire tapering and signal repeating, to achieve even higher performance.


REFERENCES:
patent: 3453447 (1969-07-01), Campanella
patent: 4066918 (1978-01-01), Heuner et al.
patent: 4760433 (1988-07-01), Young et al.
patent: 4952916 (1990-08-01), Taplin
patent: 5444751 (1995-08-01), Sage
patent: 5525933 (1996-06-01), Matsuki et al.
patent: 5574395 (1996-11-01), Kusakabe
patent: 5656873 (1997-08-01), O'Loughlin et al.
patent: 5825240 (1998-10-01), Geis et al.
patent: 5880621 (1999-03-01), Ohashi
Barna Arpad, and Porat, Dan I., “Integrated Circuits in Digital Electronics”, John Wiley & Sons, New York (1973), ISBN 0-471-05050-4, pp. 120-121.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Accelerated interconnect transmission via voltage clamping... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Accelerated interconnect transmission via voltage clamping..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Accelerated interconnect transmission via voltage clamping... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2956723

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.