Static information storage and retrieval – Floating gate – Particular biasing
Patent
1995-02-22
1995-12-19
Nelms, David C.
Static information storage and retrieval
Floating gate
Particular biasing
365 45, 365168, 36518526, G11C 1140
Patent
active
054774853
ABSTRACT:
Multiple logic levels can be programmed into a single EPROM or FLASH memory cell by applying one of a corresponding number of programming voltages to the control gate of a memory cell that is biased so that the source-to-substrate junction becomes forward-biased and the drain-to-substrate junction becomes reverse-biased. During programming, the bias conditions form substrate hot electrons which, in addition to the channel hot electrons, accumulate on the floating gate. By utilizing the substrate hot electrons, a much lower control gate voltage can be utilized during programming. More importantly, however, once the channel hot electrons cease to exist, the substrate hot electrons and holes converge to a stable charge that is related to the control gate voltage used during programming and the programmed threshold voltage of the cell.
REFERENCES:
patent: 5021999 (1991-06-01), Kohda
patent: 5043940 (1991-08-01), Harari
patent: 5394362 (1995-02-01), Banks
patent: 5418743 (1995-05-01), Tomioka
T. Blyth et al., "A Non-Volatile Analog Storage Device Using EEPROM Technology", ISSCC91/Session 11/Emerging Circuit Technologies/Paper TP11.7, Feb. 14, 1991 (3 pages).
M. Horiguchi et al., "An Experimental Large-Capacity Semiconductor File Memory Using 16-Levels/Cell Storage", IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Feb. 1988, pp. 27-33.
C. Bleiker et al. "A Four-State EEPROM Using Floating-Gate Memory Cells", IEEE Journal of Solid-State Circuits, vol. SC-22, No. 3, Jun. 1987, pp. 460-463.
N. Saks et al., "Observation of Hot-Hole Injection of NMOS Transistors Using a Modified Floating-Gate Technique", U.S. Government Publication (5 pages).
K. Oyama et al., "A Novel Erasing Technology for 3.3V Flash Memory with 64Mb Capacity and Beyond", 1992 IEEE, IEDM 92, pp. 607-610.
S. Yamada et al., "A Self-Convergence Erasing Scheme for a Simple Stacked Gate Flash EEPROM", 1991 IEEE, IEDM 91, pp. 307-310.
E. Takeda et al., "Device Performance Degradation Due to Hot-Carrier Injection at Energies Below the Si-SiO.sub.2 Energy Barrier", 1983 IEEE, IEDM 83, pp. 396-399.
K. R. Hofmann et al., "Hot-Electron and Hole-Emission Effects in Short n-Channel MOSFET's", IEEE Transactions on Electron Devices, vol. ED-32, No. 3, Mar. 1985, pp. 691-699.
Y. Nissan-Cohen, "A Novel Floating-Gate Method for Measurement of Ultra-Low Hole and Electron Gate Currents in MOS Transistors", IEEE Electron Device Letters, vol. EDL-7, No. 10, Oct. 1986, pp. 561-563.
R. Bez et al., "A Novel Method for the Experimental Determination of the Coupling Ratios in Submicron EPROM and Flash EEPROM Cells", 1990 IEEE, IEDM 90, pp. 99-102.
Bergemont Albert
Chi Min-hwa
Mai Son
National Semiconductor Corporation
Nelms David C.
LandOfFree
Method for programming a single EPROM or FLASH memory cell to st does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for programming a single EPROM or FLASH memory cell to st, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for programming a single EPROM or FLASH memory cell to st will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-996914