MOS power stage for generating non-overlapping two-phase clock s

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307220R, 307265, 307269, H03K 118, H03K 515, H03K 5156, H03K 504

Patent

active

040456854

ABSTRACT:
This relates to an MOS power stage of a two-phase clock signal generator arranged on the same integrated circuit chip as the circuit to be driven. The generator consists of one MOSFET inverter, the output of which is multiplexed by the two clock signals. In this manner, power loss in the MOSFET is reduced.

REFERENCES:
patent: 3479603 (1969-11-01), Overstreet, Jr.
patent: 3536936 (1970-10-01), Rubinstein et al.
patent: 3641366 (1972-02-01), Fujimoto
patent: 3777184 (1973-12-01), Smith
patent: 3805167 (1974-04-01), Nash et al.
patent: 3870962 (1975-03-01), D'Errico
patent: 3986046 (1976-10-01), Wunner

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

MOS power stage for generating non-overlapping two-phase clock s does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with MOS power stage for generating non-overlapping two-phase clock s, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and MOS power stage for generating non-overlapping two-phase clock s will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-964035

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.