Planarization method for a semiconductor device

Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438710, 438712, 438720, H01L 213056

Patent

active

061177873

ABSTRACT:
A method of planarizing a multilayer semiconductor wiring structure includes the steps of forming a planarization layer on a substrate, forming a first conductive line pattern over the planarization layer, forming an insulation layer over the first conductive line pattern and the planarization layer, forming holes in the insulation layer to selectively expose portions of a top surface of the first conductive line pattern, forming a second conductive line pattern over the insulation layer, over portions of the first conductive line pattern, selectively in contact with the first conductive layer through the holes, and filling the holes, and forming a passivation layer over the second conductive line pattern, wherein conductive lines of the first conductive line pattern have a width of less than approximately 2 .mu.m.

REFERENCES:
patent: 4782037 (1988-11-01), Tomozawa et al.
patent: 4931410 (1990-06-01), Tokunaga
patent: 5288664 (1994-02-01), Mukai
patent: 5429070 (1995-07-01), Campbell et al.
patent: 5770518 (1998-06-01), Shen
patent: 5843836 (1998-12-01), Cheung et al.
patent: 5872056 (1999-02-01), Manning
patent: 5968610 (1999-10-01), Liu et al.
S. Bothra, et al.; "Integration of a 5-Level 0.35 .mu.m Backend Process Using HDP ECR Oxide"; DUMIC Conference Feb. 20-21, 1996; pp. 253-258.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Planarization method for a semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Planarization method for a semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Planarization method for a semiconductor device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-95791

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.