Circuitry and method for performing two operating instructions d

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395800, 364DIG2, G06F 930

Patent

active

055985459

ABSTRACT:
Circuitry and method for performing a double instruction during a single clock cycle in a synchronous vector processor (SVP) device having a plurality of one-bit processor elements organized in a linear array. The circuitry includes four sense amps per processor element and one ALU to enable reading of four data bits per clock cycle. The method includes reading data from each register file in a processor element and writing the data in one of the register file memory banks; enabling a 2:1 reduction in the amount of required instructions and a substantial reduction in overall cycle time.

REFERENCES:
patent: 3440611 (1969-04-01), Falkoff et al.
patent: 4128880 (1978-12-01), Cray, Jr.
patent: 4272828 (1981-06-01), Negi et al.
patent: 4574348 (1986-03-01), Scallon
patent: 4589067 (1986-05-01), Porter et al.
patent: 4621339 (1986-11-01), Wagner et al.
patent: 4700319 (1987-10-01), Steiner
patent: 4739474 (1988-04-01), Holsztynski et al.
patent: 4742552 (1988-05-01), Andrews
patent: 4825359 (1989-04-01), Ohkami et al.
patent: 4862269 (1989-08-01), Sonoda et al.
patent: 4873630 (1989-10-01), Rusterholz et al.
patent: 5012138 (1991-04-01), Suzuki
Fisher, Allan L., et al., Architecture of a VLSI SIMD Processing Element, IEEE International Conference on Circuits and Design, 1987, pp. 324-327.
van Rowermud, A. H. M., et al., A General-Purpose Programmable Video Signal Processor, ICCE 1989 VSP/Phillips.
Chin, D., et al., The Princeton Engine: A Real-Time Video System Simulator, IEEE Transactions on Consumer Electronics, vol. 34, No. 2, May 1988, pp. 285-297.
Nakagawa, Shin-ichi, et al., A 50ns Video Signal Processor, IEEE International Solid-State Circuits Conference, Digest of Technical Papers, vol. XXXII, 1989, pp. 168-169, 328.
Kikuchi, Kouichi, et al., A Single-Chip 16-Bit 25ns Realtime Video/Image Signal Processor, IEEE ISSCC Digest of Technical Papers, vol. XXXII, 1989, pp. 170-171, 329.
Wilson, Stephens S., The Pixie-5000--A Systolic Array Processor, IEEE 1985, pp. 477-483.
Davis, Ronald, et al., Systolic Array Chip Matches the Pace of High-Speed Processing, Electronic Design, Oct. 21, 1984, pp. 207-218.
Hannaway, Wyndham, et al., Handling Real-Time Images Comes Naturally to Systolic Array Chip, Electronic Design, Nov. 15, 1984, pp. 289-300.
Smith Jr., Winthrop W. et al., Systolic Array Chip Recognizes Visual Patterns Quicker Than a Wink, Electronic Design, Nov. 29, 1984, pp. 257-266.
Wallis, Lyle, Associative Memory Calls on the Talents of Systolic Array Chip, Electronic Design, Dec. 13, 1984, pp. 217-226.
Fisher, Allan L., et al, Real-Time Image Processing on Scan Line Array Processors, IEEE 1985, pp. 484-489.
Fisher, Allan L., Scan Line Array Processor for Image Computation IEEE 13th Annual International Symposium on Compu. Arch., Compu. Arch. News, vol. 14, No. 2, Jun. 1986, pp. 338-345.
Waltz, David 1. Applications of the Connection Machine, IEEE Computer Magazine, Jan. 1987, pp. 85-97.
Webber, Donald M. et al., Circuit Simulation on the Connection Machine , 24th ACM/IEEE Design Automation Conference, 1987, pp. 108-113.
Hillis, W. Daniel, text book excerpt, The Connection Machine, The MIT Press series in artificial intelligence--Thesis (PH.D.)--MIT, 1985, pp. 18-28.
Fountain, T. J., text book, Integrated Technology for Parallel Image Processing, "Plans for the CLIP7 Chip.", pp. 199-214, Chapter 13.
Gharachorloo, Nader, et al., A Super Buffer: A Systolic VLSI Graphics Engine for Real-Time Raster Image Generation, 1985 Chapel Hill Conference on VLSI, pp. 285-305.
Andrews S. Tanenbaum, Structural Computer Organization, Prentice Hall, 1984, pp. 80-81 and 124-126.
Koster et al., "Systolic Arrays fill the Bill as Data-Base Management heads for Gigabyte Range", Electronic Design, Jan. 10, 1985, pp. 349-356.
NCR Corporation, Microelectronics Div., "GAPP Applicaton note 5: Data Input/Output Techniques for the GAPP", 1985, 27 pages.
NCR Corporation Microelectronics Div., Davis et al., "Systolic Architecture Tackles Image Feature Extraction", Mar., 1985.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuitry and method for performing two operating instructions d does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuitry and method for performing two operating instructions d, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuitry and method for performing two operating instructions d will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-947569

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.