Matrix multiplication circuit for graphic display

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 752

Patent

active

047195886

ABSTRACT:
A matrices elements memory is constituted by random access memories, and its addresses are divided into a high address and a low address. The high address specifies areas holding matrix elements, and the low addresses of the matrix elements are designated sequentially bit-by-bit, starting from the least significant bit, so as to enable serial reading. A calculation unit consists of pairs of serial multiplicators which are either used in a cascade connection or independently as independent multiplicators, in order to correspond to the data length of a multiplicand.

REFERENCES:
patent: 3161764 (1964-12-01), Croy
patent: 3763365 (1973-10-01), Seitz
patent: 4044243 (1977-08-01), Cooper et al.
patent: 4254474 (1981-03-01), Copper et al.
patent: 4507748 (1985-03-01), Cotton
patent: 4553220 (1985-11-01), Swanson

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Matrix multiplication circuit for graphic display does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Matrix multiplication circuit for graphic display, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Matrix multiplication circuit for graphic display will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-924094

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.