Method of fast testing of hot carrier effects

Electricity: measuring and testing – Fault detecting in electric circuits and of electric components – Of individual circuit component or element

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G01R 3126

Patent

active

059990112

ABSTRACT:
This invention describes a method for improving the test time for hot carrier injection effects in CMOS transistors. In conventional testing of hot carrier effects a stress voltage is applied between the drain and the source of a transistor. This stress voltage is limited by the drain to source punch-through voltage. In the enhance method described within, a substrate back bias is applied that extends the punch-through voltage and allows a higher drain to source stress voltage. With the higher stress voltage the amount of time needed to test parameter degradation caused by hot carrier injection is substantially reduced.

REFERENCES:
patent: 4868617 (1989-09-01), Chiao et al.
patent: 5587665 (1996-12-01), Jiang
patent: 5598009 (1997-01-01), Bui
patent: 5600578 (1997-02-01), Fang et al.
patent: 5682051 (1997-10-01), Harrington, III
C.Y. Chang and S.M. Sze, "ULSI Technology", McGraw Hill, 1996, pp. 657-662. (No Month Available).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of fast testing of hot carrier effects does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of fast testing of hot carrier effects, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fast testing of hot carrier effects will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-828372

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.