CMOS Source/drain implant process without compensation of polysi

Metal treatment – Compositions – Heat treating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

29571, 29576B, 148187, 357 42, 357 91, H01L 21263, H01L 2126

Patent

active

044203446

ABSTRACT:
CMOS source/drain regions of both conductivity types are formed using only a single masking step. One dopant is applied to both types of source/drain regions, and a second dopant is applied at a much higher dose and energy to only one type of source/drain region. Preferably, boron and arsenic are used as the dopants in silicon, since the cooperative diffusion effect causes the boron in the counterdoped source/drain regions to be entirely contained within the arsenic diffusion.
To avoid the erratic etching characteristics of heavily-doped polysilicon under chloro-etch, the patterned photoresist used to pattern the gates and gate-level interconnects is left in place during the P+ source/drain implant. Thus, moderately doped N-type polysilicon may be used, since it is not exposed to compensation by the P+ implant. Since no P+ source/drain mask is required, no double-level photoresist structure is created, and there is consequently no obstacle to reworks. In addition, positive resists may be used in practicing the present invention.

REFERENCES:
patent: 3920481 (1975-11-01), Hu
patent: 4108686 (1978-08-01), Jacobus, Jr.
patent: 4149904 (1979-04-01), Jones
patent: 4217149 (1980-08-01), Sawazaki
patent: 4224733 (1980-09-01), Spadea
patent: 4226650 (1980-10-01), Takahashi et al.
patent: 4268321 (1981-05-01), Meguro
patent: 4280272 (1981-07-01), Egawa et al.
patent: 4306916 (1981-12-01), Wollesen et al.
patent: 4314857 (1982-02-01), Aitken
patent: 4335504 (1982-06-01), Lee

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS Source/drain implant process without compensation of polysi does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS Source/drain implant process without compensation of polysi, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS Source/drain implant process without compensation of polysi will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-803275

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.