Current mirror with improved input voltage headroom

Electricity: power supply or regulation systems – Self-regulating – Using a three or more terminal semiconductive device as the...

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

323316, G05F 320

Patent

active

055214908

ABSTRACT:
A current mirror includes a first power supply terminal for receiving a first supply voltage and a second power supply terminal for receiving a second supply voltage. A first mirror transistor has a first current handling terminal, coupled to the first power supply terminals, a second current handling terminal serving as an input terminal for receiving an input current to be mirrored, and a control terminal. A second mirror transistor has a first current handling terminal coupled to the first power supply terminal, a second current handling terminal serving as an output terminal for providing a mirrored output current to a load as a function of the input current to be mirrored, and a control terminal coupled to the control terminal of the first mirror transistor. In a first embodiment, a level shift transistor has a first current handling terminal coupled to the first power supply terminal, a second current handling terminal, and a control terminal coupled to the input terminal. The level shift transistor increases the amount of input voltage headroom which would otherwise be available to operate a current source which provides the input current to be mirrored. In further embodiments, a first biasing resistance element is coupled between the first power supply terminal and the first mirror transistor control terminal, and a second biasing resistance element is couples the commonly coupled control terminals of the first and second mirror transistors to the second current handling terminal of the level shift transistor. The first and second biasing resistance elements ensure that input voltage headroom, while increased, remains low enough to keep the first current mirror transistor operating in a saturation region.

REFERENCES:
patent: 3544882 (1968-08-01), Tanaka
patent: 4008441 (1977-02-01), Schade, Jr.
patent: 4390829 (1983-06-01), Jarrett
patent: 4473794 (1984-09-01), Early et al.
patent: 4525682 (1985-06-01), Lai et al.
patent: 4689607 (1987-08-01), Robinson
patent: 4786856 (1988-11-01), Metcalf et al.
patent: 4808847 (1989-02-01), Van Kessel
patent: 4937515 (1990-06-01), Yoshino
patent: 5394079 (1995-02-01), Llewellyn
patent: 5402061 (1995-03-01), Marsh et al.
O. Schade, Jr., "Advances in BIMOS Integrated Circuits," RCA Review, vol. 39, Jun. 1978, pp. 250, 254-261, 270-271.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Current mirror with improved input voltage headroom does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Current mirror with improved input voltage headroom, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Current mirror with improved input voltage headroom will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-789367

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.