Excavating
Patent
1990-06-14
1992-08-04
Smith, Jerry
Excavating
371 295, 371 492, G06F 1100
Patent
active
051365944
ABSTRACT:
A method for checking parity on, for example, an Extended Industry Standard Architecture (EISA) bus. In a 32-bit information bus, four parity pins may be provided. During a first clock cycle the pins are all driven high and during a second clock cycle the pins are all driven low. This characteristic pattern is detected by a slave device and provides an indication that parity data will be transmitted on the four parity pins. After an indication of parity support the pins are provided with parity bits for error detection.
REFERENCES:
patent: 4383317 (1983-05-01), Haville
patent: 4511975 (1985-04-01), Nozawa et al.
patent: 4644546 (1987-02-01), Doi et al.
patent: 4737949 (1988-04-01), Yammoto
patent: 4823347 (1989-04-01), Chin et al.
patent: 4876686 (1989-10-01), Sasaki et al.
patent: 4894826 (1990-01-01), Aggers et al.
patent: 5033050 (1991-07-01), Murai
Microprocessor Report, vol. 2, No. 10, Oct. 1988.
Microprocessor Report, vol. 3, No. 7, Jul. 1989.
Slater, Microprocessor-Based Design, Chapter 4, pp. 173-252, Prentice-Hall, Englewood Cliffs, N.J., 1989.
Acer Incorporated
Hua Ly V.
Smith Jerry
Sueoka Greg T.
LandOfFree
Method and apparatus for providing bus parity does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for providing bus parity, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for providing bus parity will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-785085