Input-output circuit of reduced device area for semicustom semic

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 40, H01L 2702

Patent

active

050879553

ABSTRACT:
A peripheral block of a semicustom integrated circuit comprises one input/output pad formed on a peripheral portion of a substrate and an N-channel MOS transistor formed in proximity of the input/output pad. A wiring conductor extends from the input/output pad to an internal circuit, and one the way, is connected to a drain region of the N-channel MOS transistor. A source and a gate of the N-channel MOS transistor is connected to a ground so as to function as a diode for protecting a large voltage inputted to the input/output pad, from the internal circuit.

REFERENCES:
patent: 3983543 (1976-09-01), Cordaro
patent: 4591894 (1986-05-01), Kawakami et al.
patent: 4908531 (1990-03-01), Podell et al.
patent: 4945395 (1990-07-01), Suehiro

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Input-output circuit of reduced device area for semicustom semic does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Input-output circuit of reduced device area for semicustom semic, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Input-output circuit of reduced device area for semicustom semic will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-784682

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.