Static information storage and retrieval – Floating gate – Particular biasing
Patent
1991-07-18
1994-01-25
LaRoche, Eugene R.
Static information storage and retrieval
Floating gate
Particular biasing
257314, 257316, 257318, 257324, H01L 2968, H01L 2978
Patent
active
052821609
ABSTRACT:
A double gate non-volatile semiconductor memory comprises a plurality of device isolation regions formed of an insulator material filled into a plurality of trenches formed in a substrate, so that a device formation region is formed between each pair of adjacent device isolation regions. A side wall of an insulator material is formed to cover side surfaces of floating gates and word lines formed on the floating gates, which extend in a direction orthogonal to the direction of the device formation region. Source regions and drain regions are formed by doping impurity into the device formation regions surrounded by the side wall. A plurality of common source lines of a low resistance conductor film are formed each to extend in the orthogonal direction so as to pass on the source regions positioned in each one row of the orthogonal direction. Thus, the word lines are surely isolated from the source lines.
REFERENCES:
patent: 4814840 (1989-03-01), Kameda
patent: 5023680 (1991-06-01), Gill et al.
patent: 5051796 (1991-09-01), Gill
LaRoche Eugene R.
NEC Corporation
Nguyen Viet Q.
LandOfFree
Non-volatile semiconductor memory having double gate structure does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Non-volatile semiconductor memory having double gate structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Non-volatile semiconductor memory having double gate structure will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-733055