Manufacturing process and structure of semiconductor memory devi

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 78, 437 89, 156643, 156644, 357 236, H01L 2994

Patent

active

048206520

ABSTRACT:
A manufacturing process and structure of a semiconductor memory device especially a Dynamic Random Access Memory (DRAM), each memory cell of which comprises one transistor and one capacitor. The process comprises the steps of (a) selectively forming an insulating layer on a semiconductor substrate; (b) forming a semiconductor layer on the insulating layer, the semiconductor layer being connected to the semiconductor substrate via the insulating layer; (c) forming a protective layer on the semiconductor layer; (d) forming a window having a predetermined width through the protective layer at a position of the protective layer offset from an end of the insulating layer and forming a trench through the window with the insulating layer and protective layer serving as masks so that the semiconductor layer is still connected to the semiconductor substrate via the end of the insulating layer; and (e) forming the capacitor in the trench with the transistor formed in the semiconductor layer. Both transistor and capacitor are connected to a region of the semiconductor substrate adjacent to a side wall of the insulating layer. In addition, another transistor of the adjacent memory cell is separated from the capacitor with the insulating layer located below the transistor.

REFERENCES:
International Electron Devices Meeting, Washington, D.C., 1-4 Dec. 1985, pp. 718-721, IEEE, U.S.; M. Ohkura et al.: "A Three Dimensional Dram Cell of Stacked Switching-Transistor in SOI (SSS)".
International Electron Devices Meeting, Washington, D.C., Dec. 1-4, 1985, pp. 710-713, IEEE, M. Sakamoto et al.: "Buried Storage Electrode (BSE) Cell for Megabit Drams".
Journal of the Electrochemical Society, vol. 132, No. 11, Nov. 1985, pp. 2748-2758, New Hampshire, U.S.; L. O. Wilson et al.: "Lateral Epitaxial Growth Over Oxide".
Japanese Publication, Nikkei Microdevices, SA No. 52749, pp. 16-19, (1985), (with English language summary).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Manufacturing process and structure of semiconductor memory devi does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Manufacturing process and structure of semiconductor memory devi, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Manufacturing process and structure of semiconductor memory devi will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-667023

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.