Self-aligned CMOS process for bulk silicon and insulating substr

Metal working – Method of mechanical manufacture – Assembling or joining

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

29578, 357 42, 357 91, B01J 1700

Patent

active

039836207

ABSTRACT:
The method for fabrication of a self-aligned gate CMOS structure which employs no additional masking steps as compared to the standard CMOS fabrication process, this improved process providing the advantages of self-alignment between the N+ and P+ source and drain diffusions with respect to their gate regions, and metal contact openings which do not overlap the edges of the P+ or N+ source and drain regions. The self-aligning gate region is defined by a silicon nitride gate layer. Several embodiments of the novel process are described.

REFERENCES:
patent: 3461361 (1969-08-01), Delivorias
patent: 3750268 (1973-08-01), Wang
patent: 3912559 (1975-10-01), Harigaya
patent: 3921283 (1975-11-01), Shappir

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Self-aligned CMOS process for bulk silicon and insulating substr does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Self-aligned CMOS process for bulk silicon and insulating substr, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-aligned CMOS process for bulk silicon and insulating substr will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-647539

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.