Finite state machine with minimized vector processing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395800, G06F 930

Patent

active

054598419

ABSTRACT:
Conventional AND vectors are compared to corresponding input vectors of the same length as part of the logic processing associated with the finite state machine. AND vectors having a single set bit are translated into AND index vectors in which the bit position of the single set bit is encoded. AND index vectors are also identified by an index flag. The encoded bit position is utilized to identify the corresponding bit position in the input vector to perform a TRUE/FALSE test to determine an overall TRUE or FALSE indication. This technique avoids a bit by bit comparison for AND vectors having a single set bit.

REFERENCES:
patent: 4101967 (1978-07-01), Hajduk
patent: 4212076 (1980-07-01), Conners
patent: 4399377 (1983-08-01), Jones
patent: 5245339 (1993-09-01), Cideciyan
patent: 5300931 (1994-04-01), Lindsay et al.
patent: 5301100 (1994-04-01), Wagner
patent: 5317757 (1994-05-01), Medicke et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Finite state machine with minimized vector processing does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Finite state machine with minimized vector processing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Finite state machine with minimized vector processing will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-604962

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.