Balanced MOS capacitor with low stray capacitance and high ESD s

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

357 14, 357 236, H01L 2702

Patent

active

047588730

ABSTRACT:
A peaking capacitor for use with a differential input stage in an integrated circuit. The stage includes emitter degeneration resistors and a peaking capacitor coupled between the emitters. The capacitor is formed of MOS capacitors located over thinned oxide portions that lie within the confines of doped regions forming PN junctions with the semiconductor substrate. The doped regions are spaced apart by a distance that will result in depletion region reach-through at a voltage that is lower than the thinned oxide breakdown voltage. Thus, the structure is self-protecting and therefore resistant to electrostatic discharge damage. The capacitor that is formed has a value that is determined accurately by the area of the thinned oxide. It also has a low stray capacitance which makes it useful as a peaking capacitor.

REFERENCES:
patent: 4377029 (1983-03-01), Ozawa
patent: 4453090 (1984-06-01), Sempel
patent: 4626881 (1986-12-01), Kishi et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Balanced MOS capacitor with low stray capacitance and high ESD s does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Balanced MOS capacitor with low stray capacitance and high ESD s, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Balanced MOS capacitor with low stray capacitance and high ESD s will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-600438

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.