Word line non-boosted dynamic semiconductor memory device

Static information storage and retrieval – Addressing – Particular decoder or driver circuit

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36523003, G11C 800

Patent

active

060882867

ABSTRACT:
A memory array is divided into memory blocks each including a predetermined number of rows, and voltages on storage nodes are boosted by changing cell plate voltages in the memory block including a selected word line. An unselected word line is held at a negative voltage level when the selected word line is driven to a power supply voltage level. Thereby, it is possible to prevent movement of charges due to connection of a bit line with the storage node at the time of change in cell plate voltage of an unselected memory cell, and destruction of data in the unselected memory cell can be prevented. A dynamic semiconductor memory device not requiring a boosted voltage is provided.

REFERENCES:
patent: 5898608 (1999-04-01), Hirano
patent: 5905685 (1999-05-01), Nakamura
"A Storage-Node-Boosted RAM with Word Line Delay Compensation", K. Fujishima et al., 1982 IEEE International Solid-State Circuits Conference, pp. 66-67.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Word line non-boosted dynamic semiconductor memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Word line non-boosted dynamic semiconductor memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Word line non-boosted dynamic semiconductor memory device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-548628

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.