Combined clock recovery/frequency stabilization loop

Pulse or digital communications – Receivers – Angle modulation

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

375211, 455 75, 455 76, 455119, 332107, 332123, 332126, H03D 318

Patent

active

055770746

ABSTRACT:
The effects of long-term drift in a local reference oscillator are compensated by dividing the local reference oscillator frequency by one of three divider patterns (nominal ratio, add a cycle, delete a cycle) so that the symbol clock of the remote terminal is equal to the outroute symbol rate. The number of add a cycle and delete a cycle divider patterns are counted and stored. The average of the number of add a cycle and delete a cycle patterns is used to control the transmit frequency of the remote terminal to correspond to the outroute symbol rate. Thus, the clock recovery process generates a frequency calibration number used to track the frequency of the remote terminal local reference oscillator and to adjust the transmit frequency of the remote terminal accordingly.

REFERENCES:
patent: 3611435 (1971-10-01), Cooper
patent: 4606049 (1986-08-01), Daniel
patent: 5404378 (1995-04-01), Kimura

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Combined clock recovery/frequency stabilization loop does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Combined clock recovery/frequency stabilization loop, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Combined clock recovery/frequency stabilization loop will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-546952

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.