Process for forming high and low voltage CMOS transistors on a s

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 44, 437 57, 357 42, H01L 21265

Patent

active

050473581

ABSTRACT:
A process for forming both low voltage CMOS transistors and high voltage CMOS transistors on a common integrated circuit chip uses a common implantation and drive-in step to form both the n-type well of each PMOS transistor and the n-type drain extension well of each lightly doped drain (LDD) NMOS transistor and a separate implant and drive-in to form the p-type drain extension well of each LDD PMOS transistor.

REFERENCES:
patent: 4628341 (1986-12-01), Thomas
J. D. Plummer, "Monolithic MOS High Voltage Integrated Circuits," Proceedings of Electron Devices International Conference, Feb. 1980 (copy available for IEEE).
Editorial, "Technology to Watch-National's CMOS Process Tailored for Analog ICs," Electronics, Feb. 6, 1987, pp. 75-76.
H. Hayama et al., "High Voltage CMOSIC with a Novel Diffused Well Structure," Proceedings of Custom Integrated Circuits Conference, Jul. 1987 (copy available from IEEE).
G. M. Dolny et al., "Enhanced CMOS for Analog-Digital Power IC Applications," IEEE Transactions on Electron Devices, vol. ED-33, No. 12, pp. 1985-1991 (Dec. 1986).
P. M. Zeitzoff et al., "An Isolated Vertical n-p-n Transistor in an n-Well CMOS Process," IEEE Journal of Solid State Circuits, vol. SC-20, No. 2, pp. 489-494 (Apr. 1985).
M. D. Hartranft et al., "An Integrable 60 Volt A.C. Power MOSFET," Proceedings of Custom Integrated Circuits Conference, Aug. 1980 (copy available from IEEE).
R. S. Ronen et al., "Integrated High Zoltage MOS Driver Arrays," Proceedings of Custom Integrated Circuits Conference, Aug. 1980 (copy available from IEEE).
S. Ogura et al., "Design and Characteristics of the Lightly Doped Drain-Source (LDD) Insulated Gate FIeld-Effect Transistor," IEEE Transaction of Electron Devices, vol. ED-27, No. 8, pp. 1359-1367 (Aug. 1980).
J. Lee et al., "A Theoretical Study of Gate/Drain Offset in LDD MPSFET's," IEEE Electron Device Letters, vol. EDL-7, No. 3, pp. 152-154 (Mar. 1986).
A. W. Ludikhuize, "High-Voltage DMOS and PMOS in Analog IC's," Proceedings of the IEDM (International Electron Devices Meeting) Dec. 1982.
J. Tihanyi, "A Qualitative Study of the DC Performance of SIPMOS Transistors," Siemens Forsch.-u. Entwickl.-Ber., Bd. 9 (1980) Nr. 4 (Springer-Verlag 1980).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for forming high and low voltage CMOS transistors on a s does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for forming high and low voltage CMOS transistors on a s, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for forming high and low voltage CMOS transistors on a s will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-539701

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.