Process for forming a semiconductor device with ESD protection

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 41, 437979, H01L 21265

Patent

active

057337942

ABSTRACT:
A semiconductor device with an electrostatic discharge (ESD) protection transistor is devised, wherein the ESD protection transistor has halo regions of an opposite conductivity type from the source and drain regions adjacent thereto. In one embodiment, the ESD protection transistor is a thick field oxide (TFO) transistor. In some cases, the halo regions may be provided with an ion implant step without the use of an extra mask. The halo regions permit the ESD protection transistor to have its breakdown voltage adjusted so that it turns on before the device it is protecting is affected by an ESD event. The use of halo regions avoids the increase in device area and adverse effects to the AC performance of the circuit being protected that are disadvantages of prior approaches.

REFERENCES:
patent: 4142926 (1979-03-01), Morgan
patent: 4382826 (1983-05-01), Pfleiderer et al.
patent: 4402761 (1983-09-01), Feist
patent: 4509067 (1985-04-01), Minami et al.
patent: 4602267 (1986-07-01), Shirato
patent: 4697199 (1987-09-01), De Gaaff et al.
patent: 4868136 (1989-09-01), Ravaglia
patent: 4987465 (1991-01-01), Longcor et al.
patent: 5183773 (1993-02-01), Miyata
patent: 5290724 (1994-03-01), Leach
patent: 5371395 (1994-12-01), Hawkins
patent: 5395773 (1995-03-01), Ravindhran et al.
patent: 5486716 (1996-01-01), Saito et al.
patent: 5545575 (1996-08-01), Cheng et al.
Charvaka Duvvury; "ESD Reliability for Advanced CMOS Technologies;" International Electron Devices and Materials Symposium (1990); pp. 265-272.
Stanley Wolf, Ph.D.; "Silicon Processing for the VLSI Era vol. 2: Process Integration"; pp. 356-359; (1990).
Kume, et al.; "A Flash-Erase EEPROM Cell with an Asymmetric Source and Drain Structure;" IEDM 87; pp. 560-563.
Krakauer, et al.; "ESD Protection in a 3.3V Sub-Micron Silicided CMOS Technology;" EOS/ESD Symposium 92; pp. 250-257 (1992).
Kodama, et al.; "A Symmetrical Side Wall (SSW)-DSA Cell for a 64Mbit Flash Memory;" IEDM 91; pp. 303-306.
Duvvury, et al.; "Realiability Design of p+--Pocket Implant LDD Transistors"; IEDM 90; pp. 215-218.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for forming a semiconductor device with ESD protection does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for forming a semiconductor device with ESD protection, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for forming a semiconductor device with ESD protection will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-51317

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.