Process for EPROM, flash memory with high coupling ratio

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437191, 437233, 257315, 257316, H01L 21285, H01L 218247

Patent

active

054321123

ABSTRACT:
A semiconductor device is formed on a substrate lightly doped with a dopant, a source region and a drain region in the substrate on the surface thereof, a dielectric layer deposited upon the substrate, a first floating gate layer formed on the dielectric layer, a second floating gate layer formed on the the first floating gate layer, a second dielectric material deposited upon the surface of the first floating gate electrode, a control gate electrode deposited upon the surface of the additional dielectric material, and means for applying a voltage to the control gate electrode.

REFERENCES:
patent: 5089867 (1992-02-01), Lee
patent: 5147813 (1992-09-01), Woo
patent: 5284786 (1994-02-01), Sethi
patent: 5304829 (1994-04-01), Mori et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for EPROM, flash memory with high coupling ratio does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for EPROM, flash memory with high coupling ratio, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for EPROM, flash memory with high coupling ratio will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-503170

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.