Method of increasing the layout efficiency of dies on a wafer an

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 51, 148DIG28, H01L 21304

Patent

active

053407725

ABSTRACT:
Certain non-square dies, such as triangular dies, greatly elongated rectangular dies, parallelogram dies, trapezoidal, and the like, are able to be laid out in the area of a circular semiconductor wafer more "efficiently" than square dies. Further, a peripheral area of these certain non-square dies is advantageously increased relative to the area contained within the peripheral area, to accommodate increased I/O connections to the active elements of the die.

REFERENCES:
patent: 3169837 (1965-02-01), Moross et al.
patent: 4253280 (1981-03-01), Du Bois et al.
patent: 4413404 (1983-11-01), Burns
patent: 4542397 (1985-09-01), Biegelsen et al.
patent: 4771330 (1988-09-01), Long
patent: 4903114 (1990-02-01), Aoki et al.
patent: 4918614 (1990-04-01), Modarres et al.
patent: 5051807 (1991-09-01), Morozumi
patent: 5173369 (1992-12-01), Kataoka
patent: 5182233 (1993-01-01), Inoue
patent: 5233220 (1993-08-01), Lamson et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of increasing the layout efficiency of dies on a wafer an does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of increasing the layout efficiency of dies on a wafer an, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of increasing the layout efficiency of dies on a wafer an will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-502791

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.