Fishing – trapping – and vermin destroying
Patent
1992-09-02
1994-08-23
Thomas, Tom
Fishing, trapping, and vermin destroying
437 31, 437 49, 437 51, 437 54, 437 89, H01L 21265
Patent
active
053407547
ABSTRACT:
A vertically raised transistor (10) is formed having a substrate (12). A conductive plug region (22) is selectively or epitaxially formed to vertically elevate the transistor (10). A first doped region (16a) and a second doped region (16b) are each electrically coupled to the conductive plug region (22) via sidewall contacts. The doped regions (16a and 16b) are used to form current electrode regions (26) within the conductive plug region (22). A channel region separates the current electrodes (26). A gate dielectric layer (28) is formed to overlie the channel region. A conductive layer (30) is formed to overlie the gate dielectric layer (28). Conductive layer (30) forms a gate electrode for the transistor (10). The vertical raised transistor (10) and conductive plug region (22) provide improved device isolation and improved device operation.
REFERENCES:
patent: 4498226 (1985-02-01), Inoue et al.
patent: 4503451 (1985-03-01), Lund et al.
patent: 4541167 (1985-09-01), Havemann et al.
patent: 4663831 (1987-05-01), Birrittella et al.
patent: 4714685 (1987-12-01), Schubert
patent: 4716128 (1987-12-01), Schubert et al.
patent: 4729006 (1988-03-01), Dally et al.
patent: 4757029 (1988-07-01), Koury, Jr.
patent: 4772568 (1988-09-01), Jastrzebski
patent: 4786615 (1988-11-01), Liaw et al.
patent: 4829016 (1989-05-01), Neudeck
patent: 4849371 (1989-07-01), Hansen et al.
patent: 4902641 (1990-02-01), Koury, Jr.
patent: 5057455 (1991-10-01), Foo et al.
patent: 5079183 (1992-01-01), Maeda et al.
patent: 5106778 (1992-04-01), Hollis et al.
patent: 5198375 (1993-03-01), Hayden et al.
patent: 5208172 (1993-05-01), Fitch et al.
patent: 5252143 (1993-10-01), Chiang et al.
"Three Dimensional Devices Fabricated by Silicon Epitaxial Lateral Overgrowth," by Neudeck et al., published in Journal of Electronic Materials, vol. 19, No. 10, 1990, pp. 1111-1117.
"Interface Characterization of Silicon Epitaxial Lateral Overgrowth over Existing sio2 for Three Dimensional Structures," Friedrich et al., IEEE Elect Dev Ltrs, vol. 10, No. 4, Apr. 89, pp. 144-146.
"Fabrication of CMOS on Ultrathin SOI Obtained by Epitaxial Lateral Overgrowth and Chemical-Mechanical Polishing," by Shahidi et al., published via 1990 IEEE IEDM, pp. 587-590.
"A Fully Depleted Lean-Channel Transistor (DELTA)-A Novel Vertical Ultrathin SOI MOSFET," by Hisamoto et al, published in IEEE Electron Device Letters, vol. 11, No. 1, Jan. 1990, pp.36-38.
"Advanced Dielectric Isolation Thruogh Selective Epitaxial Growth Technique," by Borland et al. published in Solid State Technology, Aug. 1985, pp. 141-148.
"Scaled CMOS Technology Using SEG Isolation and Buried Well Process," by Endo et al., published in IEEE Transactions on Electron Devices, vol. ED-33, No. 11, Aug. 1988, pp. 1382-1383.
"Selective Epitaxial Growth for the Fabrication of CMOS Integrated Circuits," by Ipri et al., published in IEEE Trans. on Electron Devices, vol. ED-31, No. 12, Dec. 1984, pp.1741-1748.
"MONO/POLY Technology for Fabricating Low-Capacitance CMOS Integrated Circuits" by Ipri et al., published in IEEE Trans. on Electron Devices, vol. 35, No. 8, Dec. 1984, pp. 1741-1748.
Fitch Jon T.
Mazure Carlos A.
Witek Keith E.
Motorla, Inc.
Nguyen Tuan
Thomas Tom
Witek Keith E.
LandOfFree
Method for forming a transistor having a dynamic connection betw does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for forming a transistor having a dynamic connection betw, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming a transistor having a dynamic connection betw will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-502540