Comparison and verification system for logic circuits and method

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364488, G06F 1560

Patent

active

052435385

ABSTRACT:
When a hierarchy design is attempted in a logic design of a logic circuit, a system for verifying an equivalence between an upper level logic and a lower level logic is required. When the two different level logics are compared, the logics are once converted to Boolean expressions regardless of logic expressions of the logics, involving a logic circuit diagram and a truth table, and Shannon's formula is applied to the two Boolean expressions under a same order of variables to be extracted, to thereby produce binary decision diagrams (BDDs). When the equivalence between the produced BDDs is determined, the BDDs are simplified, respectively, and the simplified BDDs are integrated from the branches, and a determination can be carried out one time, i.e, without a repeat process.

REFERENCES:
patent: 4591993 (1986-05-01), Griffin et al.
patent: 4758953 (1988-07-01), Morita et al.
patent: 4792909 (1988-12-01), Serlet
patent: 4803636 (1989-02-01), Nishiyama et al.
patent: 4896272 (1990-01-01), Kurosawa
patent: 4922432 (1990-05-01), Kobayashi et al.
patent: 4942536 (1990-07-01), Watanabe et al.
patent: 4967367 (1990-10-01), Piednoir
patent: 5038294 (1991-08-01), Arakawa et al.
patent: 5067091 (1991-11-01), Nakazawa
"Binary Decision Diagrams" by S. B. Akers, IEEE Trans. on Computers, vol. C-27, No. 6, Jun. 1978, pp. 509-516.
"A Rule-Based System for Optimizing Combinational Logic" by A. J. de Geus et al., IEEE Design & Test, Aug. 1985, pp. 22-32.
"EXCL: A Circuit Extractor for IC Designs" by S. P. McCormick, IEEE 21st Design Automation Conf., 1984, pp. 616-623.
S. B. Akers, "A Procedure For Functional Design Verification", Report of 10th International Symposium on Fault Tolerant Computing Conference, 1980, pp. 1-34.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Comparison and verification system for logic circuits and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Comparison and verification system for logic circuits and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Comparison and verification system for logic circuits and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-492730

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.