Test circuit, system, and method for testing one or more...

Pulse or digital communications – Testing – Phase error or phase jitter

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

07809052

ABSTRACT:
A test circuit, system, and method are provided herein for testing one or more circuit components arranged upon a monolithic substrate. According to one embodiment, the system may include a test circuit and one or more circuit components, all of which are arranged upon the same monolithic substrate. In general, the test circuit may be configured for: (i) receiving an input signal at an input frequency, (ii) generating a test signal by modulating a phase of the input signal in accordance with a periodic signal, and (iii) supplying either the input signal or the test signal to the one or more integrated circuits, based on a control signal supplied to the test circuit. More specifically, the test circuit may be used to determine the jitter and/or duty cycle distortion (DCD) tolerance of any system component without changing the frequency of the clock signal supplied to the component or injecting noise into the clock recovery system.

REFERENCES:
patent: 4845255 (1989-07-01), Iwahara et al.
patent: 4890065 (1989-12-01), Latetin
patent: 5124597 (1992-06-01), Stuebing et al.
patent: 5315164 (1994-05-01), Broughton
patent: 5410191 (1995-04-01), Miura
patent: 5563605 (1996-10-01), McEwan
patent: 5682114 (1997-10-01), Ohta
patent: 5835501 (1998-11-01), Dalmia et al.
patent: 5933039 (1999-08-01), Hui et al.
patent: 5959479 (1999-09-01), Woodward
patent: 6055287 (2000-04-01), McEwan
patent: 6060922 (2000-05-01), Chow et al.
patent: 6762634 (2004-07-01), Hattori
patent: 6853227 (2005-02-01), Latetin
patent: 7093177 (2006-08-01), West et al.
patent: 7138841 (2006-11-01), Li et al.
patent: 7388937 (2008-06-01), Rodger et al.
patent: 2001/0011893 (2001-08-01), Walker
patent: 2003/0076181 (2003-04-01), Tabatabaei et al.
patent: 2004/0205431 (2004-10-01), Moore et al.
patent: 2004/0223559 (2004-11-01), Hill
patent: 2004/0243899 (2004-12-01), Bonneau et al.
patent: 2004/0252802 (2004-12-01), Yamaguchi
patent: 2005/0044463 (2005-02-01), Frisch
patent: 2005/0097420 (2005-05-01), Frisch et al.
patent: 2005/0116759 (2005-06-01), Jenkins et al.
patent: 2005/0149784 (2005-07-01), Ishida et al.
patent: 2005/0271131 (2005-12-01), Hafed et al.
Veillett et al., “Stimulus Generation for Built-In Self-Test of Charge-Pump Phase-Locked Loops,” Proceedings of the International Test Conference, Oct. 1998, pp. 698-707.
Cheng et al., “High Accuracy Jitter Measurement Using Cyclic Pulse Width Modulation Structure,” International Symposium on VSLI Design, Automation & Test, Apr. 2005, pp. 24-27.
International Search Report, PCT/US2007/073435, mailed Mar. 13, 2008.
The Written Opinion of the International Searching Authority for International Application No. PCT/US071073435 dated Mar. 13, 2008; 6 pages.
USPTO Notice of Allowance for U.S. Appl. No. 11/014,578 dated Jul. 20, 2006; 6 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/014,578 dated Apr. 4, 2006; 6 pages.
Efendovich et al., “Multifrequency Zero-Jitter Delay-Locked Loop,” IEEE Journal of Solid-State Circuits, vol. 29, No. 1, Jan. 1994, pp. 67-70; 4 pages.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Test circuit, system, and method for testing one or more... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Test circuit, system, and method for testing one or more..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Test circuit, system, and method for testing one or more... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4236505

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.