Single event upset hardened latch

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S208000, C327S218000

Reexamination Certificate

active

10742436

ABSTRACT:
A hardened latch capable of providing protection against single event upsets (SEUs) is disclosed. The hardened latch includes a first latch and a second latch that mirrors a subset of gates of the first latch. The second latch is inserted in the feedback path of the keeper circuit of the first latch and is cross-coupled with the gates of the keeper circuit of the first latch. The latch is hardened against single event upsets and an arbitrary number of successive SEUs attacking a single node, provided that the time between successive SEUs is larger than the recovery time of the latch. An alternate embodiment of the hardened latch includes a split buffer output. This embodiment is capable of reducing the propagation of erroneous transients. Another alternate embodiment of the hardened latch includes a Miller C buffer output. This embodiment is capable of reducing the propagation of erroneous transients below the level achievable in a hardened latch employing a split buffer output.

REFERENCES:
patent: 4656368 (1987-04-01), McCombs et al.
patent: 4785200 (1988-11-01), Huntington
patent: 4937473 (1990-06-01), Statz et al.
patent: 4956814 (1990-09-01), Houston
patent: 5111429 (1992-05-01), Whitaker
patent: 5198699 (1993-03-01), Hashimoto et al.
patent: 5204990 (1993-04-01), Blake et al.
patent: 5307142 (1994-04-01), Corbett et al.
patent: 5311070 (1994-05-01), Dooley
patent: 5349255 (1994-09-01), Patel
patent: 5406513 (1995-04-01), Canaris et al.
patent: 5491429 (1996-02-01), Gasparik
patent: 5504703 (1996-04-01), Bansal
patent: 5525923 (1996-06-01), Bialas, Jr. et al.
patent: 5631863 (1997-05-01), Fechner et al.
patent: 5640341 (1997-06-01), Bessot et al.
patent: 5646558 (1997-07-01), Jamshidi
patent: 6026011 (2000-02-01), Zhang
patent: 6215694 (2001-04-01), Li et al.
patent: 6278287 (2001-08-01), Baze
patent: 61-79318 (1986-04-01), None
patent: 2-190018 (1990-07-01), None
Calin, T., et al., “Upset Hardened Memory Design for Submicron CMOS Technology”,IEEE Transactions on Nuclear Science, vol. 43, (Dec. 1996),2874-2877.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Single event upset hardened latch does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Single event upset hardened latch, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Single event upset hardened latch will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3749159

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.