Low loss SOI/CMOS compatible silicon waveguide and method of...

Etching a substrate: processes – Forming or treating optical article

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C216S046000, C438S031000, C438S689000

Reexamination Certificate

active

07118682

ABSTRACT:
A method and structure for reducing optical signal loss in a silicon waveguide formed within a silicon-on-insulator (SOI) structure uses CMOS processing techniques to round the edges/corners of the silicon material along the extent of the waveguiding region. One exemplary set of processes utilizes an additional, sacrificial silicon layer that is subsequently etched to form silicon sidewall fillets along the optical waveguide, the fillets thus “rounding” the edges of the waveguide. Alternatively, the sacrificial silicon layer can be oxidized to consume a portion of the underlying silicon waveguide layer, also rounding the edges. Instead of using a sacrificial silicon layer, an oxidation-resistant layer may be patterned over a blanket silicon layer, the pattern defined to protect the optical waveguiding region. A thermal oxidation process is then used to convert the exposed portion of the silicon layer into silicon dioxide, forming a bird's beak structure at the edges of the silicon layer, thus defining the “rounded” edges of the silicon waveguiding structure.

REFERENCES:
patent: 5057022 (1991-10-01), Miller
patent: 5143577 (1992-09-01), Haas et al.
patent: 5637264 (1997-06-01), Knapp et al.
patent: 6063299 (2000-05-01), Drake et al.
patent: 6316281 (2001-11-01), Lee et al.
patent: 6391732 (2002-05-01), Gupta et al.
patent: 6603559 (2003-08-01), Tsao et al.
patent: 6684007 (2004-01-01), Yoshimura et al.
patent: 6775455 (2004-08-01), Mattsson
patent: 6850683 (2005-02-01), Lee et al.
patent: 2002/0104822 (2002-08-01), Naydenkov et al.
patent: 2003/0123827 (2003-07-01), Salerno et al.
patent: 2004/0020893 (2004-02-01), Drake et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low loss SOI/CMOS compatible silicon waveguide and method of... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low loss SOI/CMOS compatible silicon waveguide and method of..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low loss SOI/CMOS compatible silicon waveguide and method of... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3669140

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.