Intra-instruction fusion

Electrical computers and digital processing systems: processing – Instruction decoding – Decoding instruction to accommodate variable length...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C712S244000

Reexamination Certificate

active

07051190

ABSTRACT:
Fusing micro-operations (uops) together. Intra-instruction fusing can increase cache memory storage efficiency and computer instruction processing bandwidth within a microprocessor without incurring significant computer system cost. Uops are fused, stored in cache memory, un-fused, executed in parallel, and retired in order to optimize cost and performance.

REFERENCES:
patent: 4858105 (1989-08-01), Kuriyama et al.
patent: 5475824 (1995-12-01), Grochowski et al.
patent: 5530825 (1996-06-01), Black et al.
patent: 5559977 (1996-09-01), Avnon et al.
patent: 5598546 (1997-01-01), Blomgren
patent: 5617549 (1997-04-01), DeLano
patent: 6131158 (2000-10-01), Matsuo et al.
patent: 6199152 (2001-03-01), Kelly et al.
patent: 6330657 (2001-12-01), Col et al.
Zarka Cvetanovic and Dileep Bhandarkar, “Characterization of Alpha AXP Performance Using TP and Spec Workloads”, 1994, Digital Equipment Corp., Boxborough, Mass., USA.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Intra-instruction fusion does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Intra-instruction fusion, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Intra-instruction fusion will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3620695

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.